Convert floating-point to integer with Round towards -Infinity converts a value in a register from floating-point to a 32-bit integer using the Round towards -Infinity rounding mode, and places the result in a second register.
Depending on settings in the CPACR, NSACR, HCPTR, and FPEXC registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be undefined, or trapped to Hyp mode. For more information see Enabling Advanced SIMD and floating-point support.
It has encodings from the following instruction sets: A32 ( A1 ) and T32 ( T1 ) .
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 1 | 1 | Vd | 1 | 0 | != 00 | op | 1 | M | 0 | Vm | |||||||
RM | size |
if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED; rounding = FPDecodeRM(RM); unsigned = (op == '0'); d = UInt(Vd:D); integer esize; integer m; case size of when '01' esize = 16; m = UInt(Vm:M); when '10' esize = 32; m = UInt(Vm:M); when '11' esize = 64; m = UInt(M:Vm);
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | D | 1 | 1 | 1 | 1 | 1 | 1 | Vd | 1 | 0 | != 00 | op | 1 | M | 0 | Vm | |||||||
RM | size |
if InITBlock() then UNPREDICTABLE; if size == '00' || (size == '01' && !HaveFP16Ext()) then UNDEFINED; rounding = FPDecodeRM(RM); unsigned = (op == '0'); d = UInt(Vd:D); integer esize; integer m; case size of when '01' esize = 16; m = UInt(Vm:M); when '10' esize = 32; m = UInt(Vm:M); when '11' esize = 64; m = UInt(M:Vm);
If InITBlock(), then one of the following behaviors must occur:
<q> |
<dt> |
Is the data type for the elements of the destination,
encoded in
|
<Sd> |
Is the 32-bit name of the SIMD&FP destination register, encoded in the "Vd:D" field. |
<Sm> |
Is the 32-bit name of the SIMD&FP source register, encoded in the "Vm:M" field. |
<Dm> |
Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field. |
EncodingSpecificOperations(); CheckVFPEnabled(TRUE); case esize of when 16 S[d] = FPToFixed(S[m]<15:0>, 0, unsigned, FPSCR[], rounding, 32); when 32 S[d] = FPToFixed(S[m], 0, unsigned, FPSCR[], rounding, 32); when 64 S[d] = FPToFixed(D[m], 0, unsigned, FPSCR[], rounding, 32);
Internal version only: isa v01_31, pseudocode v2023-06_rel, sve v2023-06_rel ; Build timestamp: 2023-07-04T18:06
Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.