1 /* SPDX-License-Identifier: GPL-2.0+ */ 2 /* 3 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123) 4 * 5 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de> 6 */ 7 8 #ifndef _CONFIG_EB_CPU5282_H_ 9 #define _CONFIG_EB_CPU5282_H_ 10 11 #undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP 12 13 /*----------------------------------------------------------------------* 14 * High Level Configuration Options (easy to change) * 15 *----------------------------------------------------------------------*/ 16 17 #define CONFIG_MCFUART 18 #define CONFIG_SYS_UART_PORT (0) 19 20 #undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */ 21 22 #define CONFIG_BOOTCOMMAND "printenv" 23 24 /*----------------------------------------------------------------------* 25 * Options * 26 *----------------------------------------------------------------------*/ 27 28 #define CONFIG_BOOT_RETRY_TIME -1 29 #define CONFIG_RESET_TO_RETRY 30 31 #define CONFIG_HW_WATCHDOG 32 33 #define STATUS_LED_ACTIVE 0 34 35 /*----------------------------------------------------------------------* 36 * Configuration for environment * 37 * Environment is in the second sector of the first 256k of flash * 38 *----------------------------------------------------------------------*/ 39 40 /* 41 * BOOTP options 42 */ 43 #define CONFIG_BOOTP_BOOTFILESIZE 44 45 #define CONFIG_MCFTMR 46 47 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 48 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 49 50 /*#define CONFIG_SYS_DRAM_TEST 1 */ 51 #undef CONFIG_SYS_DRAM_TEST 52 53 /*----------------------------------------------------------------------* 54 * Clock and PLL Configuration * 55 *----------------------------------------------------------------------*/ 56 #define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */ 57 58 /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */ 59 60 #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */ 61 #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */ 62 63 /*----------------------------------------------------------------------* 64 * Network * 65 *----------------------------------------------------------------------*/ 66 67 #ifdef CONFIG_MCFFEC 68 #define CONFIG_MII_INIT 1 69 #define CONFIG_SYS_DISCOVER_PHY 70 #define CONFIG_SYS_RX_ETH_BUFFER 8 71 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 72 #define CONFIG_OVERWRITE_ETHADDR_ONCE 73 #endif 74 75 /*------------------------------------------------------------------------- 76 * Low Level Configuration Settings 77 * (address mappings, register initial values, etc.) 78 * You should know what you are doing if you make changes here. 79 *-----------------------------------------------------------------------*/ 80 81 #define CONFIG_SYS_MBAR 0x40000000 82 83 /*----------------------------------------------------------------------- 84 * Definitions for initial stack pointer and data area (in DPRAM) 85 *-----------------------------------------------------------------------*/ 86 87 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 88 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 89 #define CONFIG_SYS_GBL_DATA_OFFSET \ 90 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 91 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 92 93 /*----------------------------------------------------------------------- 94 * Start addresses for the final memory configuration 95 * (Set up by the startup code) 96 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 97 */ 98 #define CONFIG_SYS_SDRAM_BASE0 0x00000000 99 #define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */ 100 101 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0 102 #define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0 103 104 #define CONFIG_SYS_MONITOR_LEN 0x20000 105 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 106 107 /* 108 * For booting Linux, the board info and command line data 109 * have to be in the first 8 MB of memory, since this is 110 * the maximum mapped by the Linux kernel during initialization ?? 111 */ 112 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 113 114 /*----------------------------------------------------------------------- 115 * FLASH organization 116 */ 117 #define CONFIG_FLASH_SHOW_PROGRESS 45 118 119 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 120 #define CONFIG_SYS_INT_FLASH_BASE 0xF0000000 121 #define CONFIG_SYS_INT_FLASH_ENABLE 0x21 122 123 #define CONFIG_SYS_MAX_FLASH_SECT 128 124 #define CONFIG_SYS_MAX_FLASH_BANKS 1 125 #define CONFIG_SYS_FLASH_ERASE_TOUT 10000000 126 127 #define CONFIG_SYS_FLASH_SIZE 16*1024*1024 128 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 129 130 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 131 132 /*----------------------------------------------------------------------- 133 * Cache Configuration 134 */ 135 136 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 137 CONFIG_SYS_INIT_RAM_SIZE - 8) 138 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 139 CONFIG_SYS_INIT_RAM_SIZE - 4) 140 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM) 141 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ 142 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 143 CF_ACR_EN | CF_ACR_SM_ALL) 144 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \ 145 CF_CACR_CEIB | CF_CACR_DBWE | \ 146 CF_CACR_EUSP) 147 148 /*----------------------------------------------------------------------- 149 * Memory bank definitions 150 */ 151 152 #define CONFIG_SYS_CS0_BASE 0xFF000000 153 #define CONFIG_SYS_CS0_CTRL 0x00001980 154 #define CONFIG_SYS_CS0_MASK 0x00FF0001 155 156 #define CONFIG_SYS_CS2_BASE 0xE0000000 157 #define CONFIG_SYS_CS2_CTRL 0x00001980 158 #define CONFIG_SYS_CS2_MASK 0x000F0001 159 160 #define CONFIG_SYS_CS3_BASE 0xE0100000 161 #define CONFIG_SYS_CS3_CTRL 0x00001980 162 #define CONFIG_SYS_CS3_MASK 0x000F0001 163 164 /*----------------------------------------------------------------------- 165 * Port configuration 166 */ 167 #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */ 168 #define CONFIG_SYS_PADDR 0x0000000 169 #define CONFIG_SYS_PADAT 0x0000000 170 171 #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */ 172 #define CONFIG_SYS_PBDDR 0x0000000 173 #define CONFIG_SYS_PBDAT 0x0000000 174 175 #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */ 176 #define CONFIG_SYS_PCDDR 0x0000000 177 #define CONFIG_SYS_PCDAT 0x0000000 178 179 #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */ 180 #define CONFIG_SYS_PCDDR 0x0000000 181 #define CONFIG_SYS_PCDAT 0x0000000 182 183 #define CONFIG_SYS_PASPAR 0x0F0F 184 #define CONFIG_SYS_PEHLPAR 0xC0 185 #define CONFIG_SYS_PUAPAR 0x0F 186 #define CONFIG_SYS_DDRUA 0x05 187 #define CONFIG_SYS_PJPAR 0xFF 188 189 /*----------------------------------------------------------------------- 190 * I2C 191 */ 192 193 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 194 195 #ifdef CONFIG_CMD_DATE 196 #define CONFIG_RTC_DS1338 197 #define CONFIG_I2C_RTC_ADDR 0x68 198 #endif 199 200 /*----------------------------------------------------------------------- 201 * VIDEO configuration 202 */ 203 204 #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2 205 #define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1 206 #define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE 207 208 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT 209 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR 210 #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001 211 212 #define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT 213 #define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR 214 #define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002 215 216 #define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT 217 #define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR 218 #define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004 219 220 #define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE 221 #define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE 222 #define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2 223 224 #endif /* _CONFIG_M5282EVB_H */ 225 /*---------------------------------------------------------------------*/ 226