1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright 2019-2021 NXP
3 *
4 * This is an umbrella module for all network switches that are
5 * register-compatible with Ocelot and that perform I/O to their host CPU
6 * through an NPI (Node Processor Interface) Ethernet port.
7 */
8 #include <uapi/linux/if_bridge.h>
9 #include <soc/mscc/ocelot_vcap.h>
10 #include <soc/mscc/ocelot_qsys.h>
11 #include <soc/mscc/ocelot_sys.h>
12 #include <soc/mscc/ocelot_dev.h>
13 #include <soc/mscc/ocelot_ana.h>
14 #include <soc/mscc/ocelot_ptp.h>
15 #include <soc/mscc/ocelot.h>
16 #include <linux/dsa/8021q.h>
17 #include <linux/dsa/ocelot.h>
18 #include <linux/platform_device.h>
19 #include <linux/ptp_classify.h>
20 #include <linux/module.h>
21 #include <linux/of_net.h>
22 #include <linux/pci.h>
23 #include <linux/of.h>
24 #include <net/pkt_sched.h>
25 #include <net/dsa.h>
26 #include "felix.h"
27
28 /* Translate the DSA database API into the ocelot switch library API,
29 * which uses VID 0 for all ports that aren't part of a bridge,
30 * and expects the bridge_dev to be NULL in that case.
31 */
felix_classify_db(struct dsa_db db)32 static struct net_device *felix_classify_db(struct dsa_db db)
33 {
34 switch (db.type) {
35 case DSA_DB_PORT:
36 case DSA_DB_LAG:
37 return NULL;
38 case DSA_DB_BRIDGE:
39 return db.bridge.dev;
40 default:
41 return ERR_PTR(-EOPNOTSUPP);
42 }
43 }
44
felix_cpu_port_for_master(struct dsa_switch * ds,struct net_device * master)45 static int felix_cpu_port_for_master(struct dsa_switch *ds,
46 struct net_device *master)
47 {
48 struct ocelot *ocelot = ds->priv;
49 struct dsa_port *cpu_dp;
50 int lag;
51
52 if (netif_is_lag_master(master)) {
53 mutex_lock(&ocelot->fwd_domain_lock);
54 lag = ocelot_bond_get_id(ocelot, master);
55 mutex_unlock(&ocelot->fwd_domain_lock);
56
57 return lag;
58 }
59
60 cpu_dp = master->dsa_ptr;
61 return cpu_dp->index;
62 }
63
64 /* Set up VCAP ES0 rules for pushing a tag_8021q VLAN towards the CPU such that
65 * the tagger can perform RX source port identification.
66 */
felix_tag_8021q_vlan_add_rx(struct dsa_switch * ds,int port,int upstream,u16 vid)67 static int felix_tag_8021q_vlan_add_rx(struct dsa_switch *ds, int port,
68 int upstream, u16 vid)
69 {
70 struct ocelot_vcap_filter *outer_tagging_rule;
71 struct ocelot *ocelot = ds->priv;
72 unsigned long cookie;
73 int key_length, err;
74
75 key_length = ocelot->vcap[VCAP_ES0].keys[VCAP_ES0_IGR_PORT].length;
76
77 outer_tagging_rule = kzalloc(sizeof(struct ocelot_vcap_filter),
78 GFP_KERNEL);
79 if (!outer_tagging_rule)
80 return -ENOMEM;
81
82 cookie = OCELOT_VCAP_ES0_TAG_8021Q_RXVLAN(ocelot, port, upstream);
83
84 outer_tagging_rule->key_type = OCELOT_VCAP_KEY_ANY;
85 outer_tagging_rule->prio = 1;
86 outer_tagging_rule->id.cookie = cookie;
87 outer_tagging_rule->id.tc_offload = false;
88 outer_tagging_rule->block_id = VCAP_ES0;
89 outer_tagging_rule->type = OCELOT_VCAP_FILTER_OFFLOAD;
90 outer_tagging_rule->lookup = 0;
91 outer_tagging_rule->ingress_port.value = port;
92 outer_tagging_rule->ingress_port.mask = GENMASK(key_length - 1, 0);
93 outer_tagging_rule->egress_port.value = upstream;
94 outer_tagging_rule->egress_port.mask = GENMASK(key_length - 1, 0);
95 outer_tagging_rule->action.push_outer_tag = OCELOT_ES0_TAG;
96 outer_tagging_rule->action.tag_a_tpid_sel = OCELOT_TAG_TPID_SEL_8021AD;
97 outer_tagging_rule->action.tag_a_vid_sel = 1;
98 outer_tagging_rule->action.vid_a_val = vid;
99
100 err = ocelot_vcap_filter_add(ocelot, outer_tagging_rule, NULL);
101 if (err)
102 kfree(outer_tagging_rule);
103
104 return err;
105 }
106
felix_tag_8021q_vlan_del_rx(struct dsa_switch * ds,int port,int upstream,u16 vid)107 static int felix_tag_8021q_vlan_del_rx(struct dsa_switch *ds, int port,
108 int upstream, u16 vid)
109 {
110 struct ocelot_vcap_filter *outer_tagging_rule;
111 struct ocelot_vcap_block *block_vcap_es0;
112 struct ocelot *ocelot = ds->priv;
113 unsigned long cookie;
114
115 block_vcap_es0 = &ocelot->block[VCAP_ES0];
116 cookie = OCELOT_VCAP_ES0_TAG_8021Q_RXVLAN(ocelot, port, upstream);
117
118 outer_tagging_rule = ocelot_vcap_block_find_filter_by_id(block_vcap_es0,
119 cookie, false);
120 if (!outer_tagging_rule)
121 return -ENOENT;
122
123 return ocelot_vcap_filter_del(ocelot, outer_tagging_rule);
124 }
125
126 /* Set up VCAP IS1 rules for stripping the tag_8021q VLAN on TX and VCAP IS2
127 * rules for steering those tagged packets towards the correct destination port
128 */
felix_tag_8021q_vlan_add_tx(struct dsa_switch * ds,int port,u16 vid)129 static int felix_tag_8021q_vlan_add_tx(struct dsa_switch *ds, int port,
130 u16 vid)
131 {
132 struct ocelot_vcap_filter *untagging_rule, *redirect_rule;
133 unsigned long cpu_ports = dsa_cpu_ports(ds);
134 struct ocelot *ocelot = ds->priv;
135 unsigned long cookie;
136 int err;
137
138 untagging_rule = kzalloc(sizeof(struct ocelot_vcap_filter), GFP_KERNEL);
139 if (!untagging_rule)
140 return -ENOMEM;
141
142 redirect_rule = kzalloc(sizeof(struct ocelot_vcap_filter), GFP_KERNEL);
143 if (!redirect_rule) {
144 kfree(untagging_rule);
145 return -ENOMEM;
146 }
147
148 cookie = OCELOT_VCAP_IS1_TAG_8021Q_TXVLAN(ocelot, port);
149
150 untagging_rule->key_type = OCELOT_VCAP_KEY_ANY;
151 untagging_rule->ingress_port_mask = cpu_ports;
152 untagging_rule->vlan.vid.value = vid;
153 untagging_rule->vlan.vid.mask = VLAN_VID_MASK;
154 untagging_rule->prio = 1;
155 untagging_rule->id.cookie = cookie;
156 untagging_rule->id.tc_offload = false;
157 untagging_rule->block_id = VCAP_IS1;
158 untagging_rule->type = OCELOT_VCAP_FILTER_OFFLOAD;
159 untagging_rule->lookup = 0;
160 untagging_rule->action.vlan_pop_cnt_ena = true;
161 untagging_rule->action.vlan_pop_cnt = 1;
162 untagging_rule->action.pag_override_mask = 0xff;
163 untagging_rule->action.pag_val = port;
164
165 err = ocelot_vcap_filter_add(ocelot, untagging_rule, NULL);
166 if (err) {
167 kfree(untagging_rule);
168 kfree(redirect_rule);
169 return err;
170 }
171
172 cookie = OCELOT_VCAP_IS2_TAG_8021Q_TXVLAN(ocelot, port);
173
174 redirect_rule->key_type = OCELOT_VCAP_KEY_ANY;
175 redirect_rule->ingress_port_mask = cpu_ports;
176 redirect_rule->pag = port;
177 redirect_rule->prio = 1;
178 redirect_rule->id.cookie = cookie;
179 redirect_rule->id.tc_offload = false;
180 redirect_rule->block_id = VCAP_IS2;
181 redirect_rule->type = OCELOT_VCAP_FILTER_OFFLOAD;
182 redirect_rule->lookup = 0;
183 redirect_rule->action.mask_mode = OCELOT_MASK_MODE_REDIRECT;
184 redirect_rule->action.port_mask = BIT(port);
185
186 err = ocelot_vcap_filter_add(ocelot, redirect_rule, NULL);
187 if (err) {
188 ocelot_vcap_filter_del(ocelot, untagging_rule);
189 kfree(redirect_rule);
190 return err;
191 }
192
193 return 0;
194 }
195
felix_tag_8021q_vlan_del_tx(struct dsa_switch * ds,int port,u16 vid)196 static int felix_tag_8021q_vlan_del_tx(struct dsa_switch *ds, int port, u16 vid)
197 {
198 struct ocelot_vcap_filter *untagging_rule, *redirect_rule;
199 struct ocelot_vcap_block *block_vcap_is1;
200 struct ocelot_vcap_block *block_vcap_is2;
201 struct ocelot *ocelot = ds->priv;
202 unsigned long cookie;
203 int err;
204
205 block_vcap_is1 = &ocelot->block[VCAP_IS1];
206 block_vcap_is2 = &ocelot->block[VCAP_IS2];
207
208 cookie = OCELOT_VCAP_IS1_TAG_8021Q_TXVLAN(ocelot, port);
209 untagging_rule = ocelot_vcap_block_find_filter_by_id(block_vcap_is1,
210 cookie, false);
211 if (!untagging_rule)
212 return -ENOENT;
213
214 err = ocelot_vcap_filter_del(ocelot, untagging_rule);
215 if (err)
216 return err;
217
218 cookie = OCELOT_VCAP_IS2_TAG_8021Q_TXVLAN(ocelot, port);
219 redirect_rule = ocelot_vcap_block_find_filter_by_id(block_vcap_is2,
220 cookie, false);
221 if (!redirect_rule)
222 return -ENOENT;
223
224 return ocelot_vcap_filter_del(ocelot, redirect_rule);
225 }
226
felix_tag_8021q_vlan_add(struct dsa_switch * ds,int port,u16 vid,u16 flags)227 static int felix_tag_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid,
228 u16 flags)
229 {
230 struct dsa_port *cpu_dp;
231 int err;
232
233 /* tag_8021q.c assumes we are implementing this via port VLAN
234 * membership, which we aren't. So we don't need to add any VCAP filter
235 * for the CPU port.
236 */
237 if (!dsa_is_user_port(ds, port))
238 return 0;
239
240 dsa_switch_for_each_cpu_port(cpu_dp, ds) {
241 err = felix_tag_8021q_vlan_add_rx(ds, port, cpu_dp->index, vid);
242 if (err)
243 return err;
244 }
245
246 err = felix_tag_8021q_vlan_add_tx(ds, port, vid);
247 if (err)
248 goto add_tx_failed;
249
250 return 0;
251
252 add_tx_failed:
253 dsa_switch_for_each_cpu_port(cpu_dp, ds)
254 felix_tag_8021q_vlan_del_rx(ds, port, cpu_dp->index, vid);
255
256 return err;
257 }
258
felix_tag_8021q_vlan_del(struct dsa_switch * ds,int port,u16 vid)259 static int felix_tag_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid)
260 {
261 struct dsa_port *cpu_dp;
262 int err;
263
264 if (!dsa_is_user_port(ds, port))
265 return 0;
266
267 dsa_switch_for_each_cpu_port(cpu_dp, ds) {
268 err = felix_tag_8021q_vlan_del_rx(ds, port, cpu_dp->index, vid);
269 if (err)
270 return err;
271 }
272
273 err = felix_tag_8021q_vlan_del_tx(ds, port, vid);
274 if (err)
275 goto del_tx_failed;
276
277 return 0;
278
279 del_tx_failed:
280 dsa_switch_for_each_cpu_port(cpu_dp, ds)
281 felix_tag_8021q_vlan_add_rx(ds, port, cpu_dp->index, vid);
282
283 return err;
284 }
285
felix_trap_get_cpu_port(struct dsa_switch * ds,const struct ocelot_vcap_filter * trap)286 static int felix_trap_get_cpu_port(struct dsa_switch *ds,
287 const struct ocelot_vcap_filter *trap)
288 {
289 struct dsa_port *dp;
290 int first_port;
291
292 if (WARN_ON(!trap->ingress_port_mask))
293 return -1;
294
295 first_port = __ffs(trap->ingress_port_mask);
296 dp = dsa_to_port(ds, first_port);
297
298 return dp->cpu_dp->index;
299 }
300
301 /* On switches with no extraction IRQ wired, trapped packets need to be
302 * replicated over Ethernet as well, otherwise we'd get no notification of
303 * their arrival when using the ocelot-8021q tagging protocol.
304 */
felix_update_trapping_destinations(struct dsa_switch * ds,bool using_tag_8021q)305 static int felix_update_trapping_destinations(struct dsa_switch *ds,
306 bool using_tag_8021q)
307 {
308 struct ocelot *ocelot = ds->priv;
309 struct felix *felix = ocelot_to_felix(ocelot);
310 struct ocelot_vcap_block *block_vcap_is2;
311 struct ocelot_vcap_filter *trap;
312 enum ocelot_mask_mode mask_mode;
313 unsigned long port_mask;
314 bool cpu_copy_ena;
315 int err;
316
317 if (!felix->info->quirk_no_xtr_irq)
318 return 0;
319
320 /* We are sure that "cpu" was found, otherwise
321 * dsa_tree_setup_default_cpu() would have failed earlier.
322 */
323 block_vcap_is2 = &ocelot->block[VCAP_IS2];
324
325 /* Make sure all traps are set up for that destination */
326 list_for_each_entry(trap, &block_vcap_is2->rules, list) {
327 if (!trap->is_trap)
328 continue;
329
330 /* Figure out the current trapping destination */
331 if (using_tag_8021q) {
332 /* Redirect to the tag_8021q CPU port. If timestamps
333 * are necessary, also copy trapped packets to the CPU
334 * port module.
335 */
336 mask_mode = OCELOT_MASK_MODE_REDIRECT;
337 port_mask = BIT(felix_trap_get_cpu_port(ds, trap));
338 cpu_copy_ena = !!trap->take_ts;
339 } else {
340 /* Trap packets only to the CPU port module, which is
341 * redirected to the NPI port (the DSA CPU port)
342 */
343 mask_mode = OCELOT_MASK_MODE_PERMIT_DENY;
344 port_mask = 0;
345 cpu_copy_ena = true;
346 }
347
348 if (trap->action.mask_mode == mask_mode &&
349 trap->action.port_mask == port_mask &&
350 trap->action.cpu_copy_ena == cpu_copy_ena)
351 continue;
352
353 trap->action.mask_mode = mask_mode;
354 trap->action.port_mask = port_mask;
355 trap->action.cpu_copy_ena = cpu_copy_ena;
356
357 err = ocelot_vcap_filter_replace(ocelot, trap);
358 if (err)
359 return err;
360 }
361
362 return 0;
363 }
364
365 /* The CPU port module is connected to the Node Processor Interface (NPI). This
366 * is the mode through which frames can be injected from and extracted to an
367 * external CPU, over Ethernet. In NXP SoCs, the "external CPU" is the ARM CPU
368 * running Linux, and this forms a DSA setup together with the enetc or fman
369 * DSA master.
370 */
felix_npi_port_init(struct ocelot * ocelot,int port)371 static void felix_npi_port_init(struct ocelot *ocelot, int port)
372 {
373 ocelot->npi = port;
374
375 ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPUQ_MSK_M |
376 QSYS_EXT_CPU_CFG_EXT_CPU_PORT(port),
377 QSYS_EXT_CPU_CFG);
378
379 /* NPI port Injection/Extraction configuration */
380 ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_XTR_HDR,
381 ocelot->npi_xtr_prefix);
382 ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_INJ_HDR,
383 ocelot->npi_inj_prefix);
384
385 /* Disable transmission of pause frames */
386 ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 0);
387 }
388
felix_npi_port_deinit(struct ocelot * ocelot,int port)389 static void felix_npi_port_deinit(struct ocelot *ocelot, int port)
390 {
391 /* Restore hardware defaults */
392 int unused_port = ocelot->num_phys_ports + 2;
393
394 ocelot->npi = -1;
395
396 ocelot_write(ocelot, QSYS_EXT_CPU_CFG_EXT_CPU_PORT(unused_port),
397 QSYS_EXT_CPU_CFG);
398
399 ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_XTR_HDR,
400 OCELOT_TAG_PREFIX_DISABLED);
401 ocelot_fields_write(ocelot, port, SYS_PORT_MODE_INCL_INJ_HDR,
402 OCELOT_TAG_PREFIX_DISABLED);
403
404 /* Enable transmission of pause frames */
405 ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
406 }
407
felix_tag_npi_setup(struct dsa_switch * ds)408 static int felix_tag_npi_setup(struct dsa_switch *ds)
409 {
410 struct dsa_port *dp, *first_cpu_dp = NULL;
411 struct ocelot *ocelot = ds->priv;
412
413 dsa_switch_for_each_user_port(dp, ds) {
414 if (first_cpu_dp && dp->cpu_dp != first_cpu_dp) {
415 dev_err(ds->dev, "Multiple NPI ports not supported\n");
416 return -EINVAL;
417 }
418
419 first_cpu_dp = dp->cpu_dp;
420 }
421
422 if (!first_cpu_dp)
423 return -EINVAL;
424
425 felix_npi_port_init(ocelot, first_cpu_dp->index);
426
427 return 0;
428 }
429
felix_tag_npi_teardown(struct dsa_switch * ds)430 static void felix_tag_npi_teardown(struct dsa_switch *ds)
431 {
432 struct ocelot *ocelot = ds->priv;
433
434 felix_npi_port_deinit(ocelot, ocelot->npi);
435 }
436
felix_tag_npi_get_host_fwd_mask(struct dsa_switch * ds)437 static unsigned long felix_tag_npi_get_host_fwd_mask(struct dsa_switch *ds)
438 {
439 struct ocelot *ocelot = ds->priv;
440
441 return BIT(ocelot->num_phys_ports);
442 }
443
felix_tag_npi_change_master(struct dsa_switch * ds,int port,struct net_device * master,struct netlink_ext_ack * extack)444 static int felix_tag_npi_change_master(struct dsa_switch *ds, int port,
445 struct net_device *master,
446 struct netlink_ext_ack *extack)
447 {
448 struct dsa_port *dp = dsa_to_port(ds, port), *other_dp;
449 struct ocelot *ocelot = ds->priv;
450
451 if (netif_is_lag_master(master)) {
452 NL_SET_ERR_MSG_MOD(extack,
453 "LAG DSA master only supported using ocelot-8021q");
454 return -EOPNOTSUPP;
455 }
456
457 /* Changing the NPI port breaks user ports still assigned to the old
458 * one, so only allow it while they're down, and don't allow them to
459 * come back up until they're all changed to the new one.
460 */
461 dsa_switch_for_each_user_port(other_dp, ds) {
462 struct net_device *slave = other_dp->slave;
463
464 if (other_dp != dp && (slave->flags & IFF_UP) &&
465 dsa_port_to_master(other_dp) != master) {
466 NL_SET_ERR_MSG_MOD(extack,
467 "Cannot change while old master still has users");
468 return -EOPNOTSUPP;
469 }
470 }
471
472 felix_npi_port_deinit(ocelot, ocelot->npi);
473 felix_npi_port_init(ocelot, felix_cpu_port_for_master(ds, master));
474
475 return 0;
476 }
477
478 /* Alternatively to using the NPI functionality, that same hardware MAC
479 * connected internally to the enetc or fman DSA master can be configured to
480 * use the software-defined tag_8021q frame format. As far as the hardware is
481 * concerned, it thinks it is a "dumb switch" - the queues of the CPU port
482 * module are now disconnected from it, but can still be accessed through
483 * register-based MMIO.
484 */
485 static const struct felix_tag_proto_ops felix_tag_npi_proto_ops = {
486 .setup = felix_tag_npi_setup,
487 .teardown = felix_tag_npi_teardown,
488 .get_host_fwd_mask = felix_tag_npi_get_host_fwd_mask,
489 .change_master = felix_tag_npi_change_master,
490 };
491
felix_tag_8021q_setup(struct dsa_switch * ds)492 static int felix_tag_8021q_setup(struct dsa_switch *ds)
493 {
494 struct ocelot *ocelot = ds->priv;
495 struct dsa_port *dp;
496 int err;
497
498 err = dsa_tag_8021q_register(ds, htons(ETH_P_8021AD));
499 if (err)
500 return err;
501
502 dsa_switch_for_each_cpu_port(dp, ds)
503 ocelot_port_setup_dsa_8021q_cpu(ocelot, dp->index);
504
505 dsa_switch_for_each_user_port(dp, ds)
506 ocelot_port_assign_dsa_8021q_cpu(ocelot, dp->index,
507 dp->cpu_dp->index);
508
509 dsa_switch_for_each_available_port(dp, ds)
510 /* This overwrites ocelot_init():
511 * Do not forward BPDU frames to the CPU port module,
512 * for 2 reasons:
513 * - When these packets are injected from the tag_8021q
514 * CPU port, we want them to go out, not loop back
515 * into the system.
516 * - STP traffic ingressing on a user port should go to
517 * the tag_8021q CPU port, not to the hardware CPU
518 * port module.
519 */
520 ocelot_write_gix(ocelot,
521 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0),
522 ANA_PORT_CPU_FWD_BPDU_CFG, dp->index);
523
524 /* The ownership of the CPU port module's queues might have just been
525 * transferred to the tag_8021q tagger from the NPI-based tagger.
526 * So there might still be all sorts of crap in the queues. On the
527 * other hand, the MMIO-based matching of PTP frames is very brittle,
528 * so we need to be careful that there are no extra frames to be
529 * dequeued over MMIO, since we would never know to discard them.
530 */
531 ocelot_drain_cpu_queue(ocelot, 0);
532
533 return 0;
534 }
535
felix_tag_8021q_teardown(struct dsa_switch * ds)536 static void felix_tag_8021q_teardown(struct dsa_switch *ds)
537 {
538 struct ocelot *ocelot = ds->priv;
539 struct dsa_port *dp;
540
541 dsa_switch_for_each_available_port(dp, ds)
542 /* Restore the logic from ocelot_init:
543 * do not forward BPDU frames to the front ports.
544 */
545 ocelot_write_gix(ocelot,
546 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
547 ANA_PORT_CPU_FWD_BPDU_CFG,
548 dp->index);
549
550 dsa_switch_for_each_user_port(dp, ds)
551 ocelot_port_unassign_dsa_8021q_cpu(ocelot, dp->index);
552
553 dsa_switch_for_each_cpu_port(dp, ds)
554 ocelot_port_teardown_dsa_8021q_cpu(ocelot, dp->index);
555
556 dsa_tag_8021q_unregister(ds);
557 }
558
felix_tag_8021q_get_host_fwd_mask(struct dsa_switch * ds)559 static unsigned long felix_tag_8021q_get_host_fwd_mask(struct dsa_switch *ds)
560 {
561 return dsa_cpu_ports(ds);
562 }
563
felix_tag_8021q_change_master(struct dsa_switch * ds,int port,struct net_device * master,struct netlink_ext_ack * extack)564 static int felix_tag_8021q_change_master(struct dsa_switch *ds, int port,
565 struct net_device *master,
566 struct netlink_ext_ack *extack)
567 {
568 int cpu = felix_cpu_port_for_master(ds, master);
569 struct ocelot *ocelot = ds->priv;
570
571 ocelot_port_unassign_dsa_8021q_cpu(ocelot, port);
572 ocelot_port_assign_dsa_8021q_cpu(ocelot, port, cpu);
573
574 return felix_update_trapping_destinations(ds, true);
575 }
576
577 static const struct felix_tag_proto_ops felix_tag_8021q_proto_ops = {
578 .setup = felix_tag_8021q_setup,
579 .teardown = felix_tag_8021q_teardown,
580 .get_host_fwd_mask = felix_tag_8021q_get_host_fwd_mask,
581 .change_master = felix_tag_8021q_change_master,
582 };
583
felix_set_host_flood(struct dsa_switch * ds,unsigned long mask,bool uc,bool mc,bool bc)584 static void felix_set_host_flood(struct dsa_switch *ds, unsigned long mask,
585 bool uc, bool mc, bool bc)
586 {
587 struct ocelot *ocelot = ds->priv;
588 unsigned long val;
589
590 val = uc ? mask : 0;
591 ocelot_rmw_rix(ocelot, val, mask, ANA_PGID_PGID, PGID_UC);
592
593 val = mc ? mask : 0;
594 ocelot_rmw_rix(ocelot, val, mask, ANA_PGID_PGID, PGID_MC);
595 ocelot_rmw_rix(ocelot, val, mask, ANA_PGID_PGID, PGID_MCIPV4);
596 ocelot_rmw_rix(ocelot, val, mask, ANA_PGID_PGID, PGID_MCIPV6);
597
598 val = bc ? mask : 0;
599 ocelot_rmw_rix(ocelot, val, mask, ANA_PGID_PGID, PGID_BC);
600 }
601
602 static void
felix_migrate_host_flood(struct dsa_switch * ds,const struct felix_tag_proto_ops * proto_ops,const struct felix_tag_proto_ops * old_proto_ops)603 felix_migrate_host_flood(struct dsa_switch *ds,
604 const struct felix_tag_proto_ops *proto_ops,
605 const struct felix_tag_proto_ops *old_proto_ops)
606 {
607 struct ocelot *ocelot = ds->priv;
608 struct felix *felix = ocelot_to_felix(ocelot);
609 unsigned long mask;
610
611 if (old_proto_ops) {
612 mask = old_proto_ops->get_host_fwd_mask(ds);
613 felix_set_host_flood(ds, mask, false, false, false);
614 }
615
616 mask = proto_ops->get_host_fwd_mask(ds);
617 felix_set_host_flood(ds, mask, !!felix->host_flood_uc_mask,
618 !!felix->host_flood_mc_mask, true);
619 }
620
felix_migrate_mdbs(struct dsa_switch * ds,const struct felix_tag_proto_ops * proto_ops,const struct felix_tag_proto_ops * old_proto_ops)621 static int felix_migrate_mdbs(struct dsa_switch *ds,
622 const struct felix_tag_proto_ops *proto_ops,
623 const struct felix_tag_proto_ops *old_proto_ops)
624 {
625 struct ocelot *ocelot = ds->priv;
626 unsigned long from, to;
627
628 if (!old_proto_ops)
629 return 0;
630
631 from = old_proto_ops->get_host_fwd_mask(ds);
632 to = proto_ops->get_host_fwd_mask(ds);
633
634 return ocelot_migrate_mdbs(ocelot, from, to);
635 }
636
637 /* Configure the shared hardware resources for a transition between
638 * @old_proto_ops and @proto_ops.
639 * Manual migration is needed because as far as DSA is concerned, no change of
640 * the CPU port is taking place here, just of the tagging protocol.
641 */
642 static int
felix_tag_proto_setup_shared(struct dsa_switch * ds,const struct felix_tag_proto_ops * proto_ops,const struct felix_tag_proto_ops * old_proto_ops)643 felix_tag_proto_setup_shared(struct dsa_switch *ds,
644 const struct felix_tag_proto_ops *proto_ops,
645 const struct felix_tag_proto_ops *old_proto_ops)
646 {
647 bool using_tag_8021q = (proto_ops == &felix_tag_8021q_proto_ops);
648 int err;
649
650 err = felix_migrate_mdbs(ds, proto_ops, old_proto_ops);
651 if (err)
652 return err;
653
654 felix_update_trapping_destinations(ds, using_tag_8021q);
655
656 felix_migrate_host_flood(ds, proto_ops, old_proto_ops);
657
658 return 0;
659 }
660
661 /* This always leaves the switch in a consistent state, because although the
662 * tag_8021q setup can fail, the NPI setup can't. So either the change is made,
663 * or the restoration is guaranteed to work.
664 */
felix_change_tag_protocol(struct dsa_switch * ds,enum dsa_tag_protocol proto)665 static int felix_change_tag_protocol(struct dsa_switch *ds,
666 enum dsa_tag_protocol proto)
667 {
668 const struct felix_tag_proto_ops *old_proto_ops, *proto_ops;
669 struct ocelot *ocelot = ds->priv;
670 struct felix *felix = ocelot_to_felix(ocelot);
671 int err;
672
673 switch (proto) {
674 case DSA_TAG_PROTO_SEVILLE:
675 case DSA_TAG_PROTO_OCELOT:
676 proto_ops = &felix_tag_npi_proto_ops;
677 break;
678 case DSA_TAG_PROTO_OCELOT_8021Q:
679 proto_ops = &felix_tag_8021q_proto_ops;
680 break;
681 default:
682 return -EPROTONOSUPPORT;
683 }
684
685 old_proto_ops = felix->tag_proto_ops;
686
687 if (proto_ops == old_proto_ops)
688 return 0;
689
690 err = proto_ops->setup(ds);
691 if (err)
692 goto setup_failed;
693
694 err = felix_tag_proto_setup_shared(ds, proto_ops, old_proto_ops);
695 if (err)
696 goto setup_shared_failed;
697
698 if (old_proto_ops)
699 old_proto_ops->teardown(ds);
700
701 felix->tag_proto_ops = proto_ops;
702 felix->tag_proto = proto;
703
704 return 0;
705
706 setup_shared_failed:
707 proto_ops->teardown(ds);
708 setup_failed:
709 return err;
710 }
711
felix_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)712 static enum dsa_tag_protocol felix_get_tag_protocol(struct dsa_switch *ds,
713 int port,
714 enum dsa_tag_protocol mp)
715 {
716 struct ocelot *ocelot = ds->priv;
717 struct felix *felix = ocelot_to_felix(ocelot);
718
719 return felix->tag_proto;
720 }
721
felix_port_set_host_flood(struct dsa_switch * ds,int port,bool uc,bool mc)722 static void felix_port_set_host_flood(struct dsa_switch *ds, int port,
723 bool uc, bool mc)
724 {
725 struct ocelot *ocelot = ds->priv;
726 struct felix *felix = ocelot_to_felix(ocelot);
727 unsigned long mask;
728
729 if (uc)
730 felix->host_flood_uc_mask |= BIT(port);
731 else
732 felix->host_flood_uc_mask &= ~BIT(port);
733
734 if (mc)
735 felix->host_flood_mc_mask |= BIT(port);
736 else
737 felix->host_flood_mc_mask &= ~BIT(port);
738
739 mask = felix->tag_proto_ops->get_host_fwd_mask(ds);
740 felix_set_host_flood(ds, mask, !!felix->host_flood_uc_mask,
741 !!felix->host_flood_mc_mask, true);
742 }
743
felix_port_change_master(struct dsa_switch * ds,int port,struct net_device * master,struct netlink_ext_ack * extack)744 static int felix_port_change_master(struct dsa_switch *ds, int port,
745 struct net_device *master,
746 struct netlink_ext_ack *extack)
747 {
748 struct ocelot *ocelot = ds->priv;
749 struct felix *felix = ocelot_to_felix(ocelot);
750
751 return felix->tag_proto_ops->change_master(ds, port, master, extack);
752 }
753
felix_set_ageing_time(struct dsa_switch * ds,unsigned int ageing_time)754 static int felix_set_ageing_time(struct dsa_switch *ds,
755 unsigned int ageing_time)
756 {
757 struct ocelot *ocelot = ds->priv;
758
759 ocelot_set_ageing_time(ocelot, ageing_time);
760
761 return 0;
762 }
763
felix_port_fast_age(struct dsa_switch * ds,int port)764 static void felix_port_fast_age(struct dsa_switch *ds, int port)
765 {
766 struct ocelot *ocelot = ds->priv;
767 int err;
768
769 err = ocelot_mact_flush(ocelot, port);
770 if (err)
771 dev_err(ds->dev, "Flushing MAC table on port %d returned %pe\n",
772 port, ERR_PTR(err));
773 }
774
felix_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)775 static int felix_fdb_dump(struct dsa_switch *ds, int port,
776 dsa_fdb_dump_cb_t *cb, void *data)
777 {
778 struct ocelot *ocelot = ds->priv;
779
780 return ocelot_fdb_dump(ocelot, port, cb, data);
781 }
782
felix_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)783 static int felix_fdb_add(struct dsa_switch *ds, int port,
784 const unsigned char *addr, u16 vid,
785 struct dsa_db db)
786 {
787 struct net_device *bridge_dev = felix_classify_db(db);
788 struct dsa_port *dp = dsa_to_port(ds, port);
789 struct ocelot *ocelot = ds->priv;
790
791 if (IS_ERR(bridge_dev))
792 return PTR_ERR(bridge_dev);
793
794 if (dsa_port_is_cpu(dp) && !bridge_dev &&
795 dsa_fdb_present_in_other_db(ds, port, addr, vid, db))
796 return 0;
797
798 if (dsa_port_is_cpu(dp))
799 port = PGID_CPU;
800
801 return ocelot_fdb_add(ocelot, port, addr, vid, bridge_dev);
802 }
803
felix_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)804 static int felix_fdb_del(struct dsa_switch *ds, int port,
805 const unsigned char *addr, u16 vid,
806 struct dsa_db db)
807 {
808 struct net_device *bridge_dev = felix_classify_db(db);
809 struct dsa_port *dp = dsa_to_port(ds, port);
810 struct ocelot *ocelot = ds->priv;
811
812 if (IS_ERR(bridge_dev))
813 return PTR_ERR(bridge_dev);
814
815 if (dsa_port_is_cpu(dp) && !bridge_dev &&
816 dsa_fdb_present_in_other_db(ds, port, addr, vid, db))
817 return 0;
818
819 if (dsa_port_is_cpu(dp))
820 port = PGID_CPU;
821
822 return ocelot_fdb_del(ocelot, port, addr, vid, bridge_dev);
823 }
824
felix_lag_fdb_add(struct dsa_switch * ds,struct dsa_lag lag,const unsigned char * addr,u16 vid,struct dsa_db db)825 static int felix_lag_fdb_add(struct dsa_switch *ds, struct dsa_lag lag,
826 const unsigned char *addr, u16 vid,
827 struct dsa_db db)
828 {
829 struct net_device *bridge_dev = felix_classify_db(db);
830 struct ocelot *ocelot = ds->priv;
831
832 if (IS_ERR(bridge_dev))
833 return PTR_ERR(bridge_dev);
834
835 return ocelot_lag_fdb_add(ocelot, lag.dev, addr, vid, bridge_dev);
836 }
837
felix_lag_fdb_del(struct dsa_switch * ds,struct dsa_lag lag,const unsigned char * addr,u16 vid,struct dsa_db db)838 static int felix_lag_fdb_del(struct dsa_switch *ds, struct dsa_lag lag,
839 const unsigned char *addr, u16 vid,
840 struct dsa_db db)
841 {
842 struct net_device *bridge_dev = felix_classify_db(db);
843 struct ocelot *ocelot = ds->priv;
844
845 if (IS_ERR(bridge_dev))
846 return PTR_ERR(bridge_dev);
847
848 return ocelot_lag_fdb_del(ocelot, lag.dev, addr, vid, bridge_dev);
849 }
850
felix_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)851 static int felix_mdb_add(struct dsa_switch *ds, int port,
852 const struct switchdev_obj_port_mdb *mdb,
853 struct dsa_db db)
854 {
855 struct net_device *bridge_dev = felix_classify_db(db);
856 struct ocelot *ocelot = ds->priv;
857
858 if (IS_ERR(bridge_dev))
859 return PTR_ERR(bridge_dev);
860
861 if (dsa_is_cpu_port(ds, port) && !bridge_dev &&
862 dsa_mdb_present_in_other_db(ds, port, mdb, db))
863 return 0;
864
865 if (port == ocelot->npi)
866 port = ocelot->num_phys_ports;
867
868 return ocelot_port_mdb_add(ocelot, port, mdb, bridge_dev);
869 }
870
felix_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)871 static int felix_mdb_del(struct dsa_switch *ds, int port,
872 const struct switchdev_obj_port_mdb *mdb,
873 struct dsa_db db)
874 {
875 struct net_device *bridge_dev = felix_classify_db(db);
876 struct ocelot *ocelot = ds->priv;
877
878 if (IS_ERR(bridge_dev))
879 return PTR_ERR(bridge_dev);
880
881 if (dsa_is_cpu_port(ds, port) && !bridge_dev &&
882 dsa_mdb_present_in_other_db(ds, port, mdb, db))
883 return 0;
884
885 if (port == ocelot->npi)
886 port = ocelot->num_phys_ports;
887
888 return ocelot_port_mdb_del(ocelot, port, mdb, bridge_dev);
889 }
890
felix_bridge_stp_state_set(struct dsa_switch * ds,int port,u8 state)891 static void felix_bridge_stp_state_set(struct dsa_switch *ds, int port,
892 u8 state)
893 {
894 struct ocelot *ocelot = ds->priv;
895
896 return ocelot_bridge_stp_state_set(ocelot, port, state);
897 }
898
felix_pre_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags val,struct netlink_ext_ack * extack)899 static int felix_pre_bridge_flags(struct dsa_switch *ds, int port,
900 struct switchdev_brport_flags val,
901 struct netlink_ext_ack *extack)
902 {
903 struct ocelot *ocelot = ds->priv;
904
905 return ocelot_port_pre_bridge_flags(ocelot, port, val);
906 }
907
felix_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags val,struct netlink_ext_ack * extack)908 static int felix_bridge_flags(struct dsa_switch *ds, int port,
909 struct switchdev_brport_flags val,
910 struct netlink_ext_ack *extack)
911 {
912 struct ocelot *ocelot = ds->priv;
913
914 if (port == ocelot->npi)
915 port = ocelot->num_phys_ports;
916
917 ocelot_port_bridge_flags(ocelot, port, val);
918
919 return 0;
920 }
921
felix_bridge_join(struct dsa_switch * ds,int port,struct dsa_bridge bridge,bool * tx_fwd_offload,struct netlink_ext_ack * extack)922 static int felix_bridge_join(struct dsa_switch *ds, int port,
923 struct dsa_bridge bridge, bool *tx_fwd_offload,
924 struct netlink_ext_ack *extack)
925 {
926 struct ocelot *ocelot = ds->priv;
927
928 return ocelot_port_bridge_join(ocelot, port, bridge.dev, bridge.num,
929 extack);
930 }
931
felix_bridge_leave(struct dsa_switch * ds,int port,struct dsa_bridge bridge)932 static void felix_bridge_leave(struct dsa_switch *ds, int port,
933 struct dsa_bridge bridge)
934 {
935 struct ocelot *ocelot = ds->priv;
936
937 ocelot_port_bridge_leave(ocelot, port, bridge.dev);
938 }
939
felix_lag_join(struct dsa_switch * ds,int port,struct dsa_lag lag,struct netdev_lag_upper_info * info,struct netlink_ext_ack * extack)940 static int felix_lag_join(struct dsa_switch *ds, int port,
941 struct dsa_lag lag,
942 struct netdev_lag_upper_info *info,
943 struct netlink_ext_ack *extack)
944 {
945 struct ocelot *ocelot = ds->priv;
946 int err;
947
948 err = ocelot_port_lag_join(ocelot, port, lag.dev, info, extack);
949 if (err)
950 return err;
951
952 /* Update the logical LAG port that serves as tag_8021q CPU port */
953 if (!dsa_is_cpu_port(ds, port))
954 return 0;
955
956 return felix_port_change_master(ds, port, lag.dev, extack);
957 }
958
felix_lag_leave(struct dsa_switch * ds,int port,struct dsa_lag lag)959 static int felix_lag_leave(struct dsa_switch *ds, int port,
960 struct dsa_lag lag)
961 {
962 struct ocelot *ocelot = ds->priv;
963
964 ocelot_port_lag_leave(ocelot, port, lag.dev);
965
966 /* Update the logical LAG port that serves as tag_8021q CPU port */
967 if (!dsa_is_cpu_port(ds, port))
968 return 0;
969
970 return felix_port_change_master(ds, port, lag.dev, NULL);
971 }
972
felix_lag_change(struct dsa_switch * ds,int port)973 static int felix_lag_change(struct dsa_switch *ds, int port)
974 {
975 struct dsa_port *dp = dsa_to_port(ds, port);
976 struct ocelot *ocelot = ds->priv;
977
978 ocelot_port_lag_change(ocelot, port, dp->lag_tx_enabled);
979
980 return 0;
981 }
982
felix_vlan_prepare(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan,struct netlink_ext_ack * extack)983 static int felix_vlan_prepare(struct dsa_switch *ds, int port,
984 const struct switchdev_obj_port_vlan *vlan,
985 struct netlink_ext_ack *extack)
986 {
987 struct ocelot *ocelot = ds->priv;
988 u16 flags = vlan->flags;
989
990 /* Ocelot switches copy frames as-is to the CPU, so the flags:
991 * egress-untagged or not, pvid or not, make no difference. This
992 * behavior is already better than what DSA just tries to approximate
993 * when it installs the VLAN with the same flags on the CPU port.
994 * Just accept any configuration, and don't let ocelot deny installing
995 * multiple native VLANs on the NPI port, because the switch doesn't
996 * look at the port tag settings towards the NPI interface anyway.
997 */
998 if (port == ocelot->npi)
999 return 0;
1000
1001 return ocelot_vlan_prepare(ocelot, port, vlan->vid,
1002 flags & BRIDGE_VLAN_INFO_PVID,
1003 flags & BRIDGE_VLAN_INFO_UNTAGGED,
1004 extack);
1005 }
1006
felix_vlan_filtering(struct dsa_switch * ds,int port,bool enabled,struct netlink_ext_ack * extack)1007 static int felix_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
1008 struct netlink_ext_ack *extack)
1009 {
1010 struct ocelot *ocelot = ds->priv;
1011
1012 return ocelot_port_vlan_filtering(ocelot, port, enabled, extack);
1013 }
1014
felix_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan,struct netlink_ext_ack * extack)1015 static int felix_vlan_add(struct dsa_switch *ds, int port,
1016 const struct switchdev_obj_port_vlan *vlan,
1017 struct netlink_ext_ack *extack)
1018 {
1019 struct ocelot *ocelot = ds->priv;
1020 u16 flags = vlan->flags;
1021 int err;
1022
1023 err = felix_vlan_prepare(ds, port, vlan, extack);
1024 if (err)
1025 return err;
1026
1027 return ocelot_vlan_add(ocelot, port, vlan->vid,
1028 flags & BRIDGE_VLAN_INFO_PVID,
1029 flags & BRIDGE_VLAN_INFO_UNTAGGED);
1030 }
1031
felix_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)1032 static int felix_vlan_del(struct dsa_switch *ds, int port,
1033 const struct switchdev_obj_port_vlan *vlan)
1034 {
1035 struct ocelot *ocelot = ds->priv;
1036
1037 return ocelot_vlan_del(ocelot, port, vlan->vid);
1038 }
1039
felix_phylink_get_caps(struct dsa_switch * ds,int port,struct phylink_config * config)1040 static void felix_phylink_get_caps(struct dsa_switch *ds, int port,
1041 struct phylink_config *config)
1042 {
1043 struct ocelot *ocelot = ds->priv;
1044
1045 /* This driver does not make use of the speed, duplex, pause or the
1046 * advertisement in its mac_config, so it is safe to mark this driver
1047 * as non-legacy.
1048 */
1049 config->legacy_pre_march2020 = false;
1050
1051 config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
1052 MAC_10 | MAC_100 | MAC_1000FD |
1053 MAC_2500FD;
1054
1055 __set_bit(ocelot->ports[port]->phy_mode,
1056 config->supported_interfaces);
1057 }
1058
felix_phylink_mac_select_pcs(struct dsa_switch * ds,int port,phy_interface_t iface)1059 static struct phylink_pcs *felix_phylink_mac_select_pcs(struct dsa_switch *ds,
1060 int port,
1061 phy_interface_t iface)
1062 {
1063 struct ocelot *ocelot = ds->priv;
1064 struct felix *felix = ocelot_to_felix(ocelot);
1065 struct phylink_pcs *pcs = NULL;
1066
1067 if (felix->pcs && felix->pcs[port])
1068 pcs = felix->pcs[port];
1069
1070 return pcs;
1071 }
1072
felix_phylink_mac_link_down(struct dsa_switch * ds,int port,unsigned int link_an_mode,phy_interface_t interface)1073 static void felix_phylink_mac_link_down(struct dsa_switch *ds, int port,
1074 unsigned int link_an_mode,
1075 phy_interface_t interface)
1076 {
1077 struct ocelot *ocelot = ds->priv;
1078 struct felix *felix;
1079
1080 felix = ocelot_to_felix(ocelot);
1081
1082 ocelot_phylink_mac_link_down(ocelot, port, link_an_mode, interface,
1083 felix->info->quirks);
1084 }
1085
felix_phylink_mac_link_up(struct dsa_switch * ds,int port,unsigned int link_an_mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)1086 static void felix_phylink_mac_link_up(struct dsa_switch *ds, int port,
1087 unsigned int link_an_mode,
1088 phy_interface_t interface,
1089 struct phy_device *phydev,
1090 int speed, int duplex,
1091 bool tx_pause, bool rx_pause)
1092 {
1093 struct ocelot *ocelot = ds->priv;
1094 struct felix *felix = ocelot_to_felix(ocelot);
1095
1096 ocelot_phylink_mac_link_up(ocelot, port, phydev, link_an_mode,
1097 interface, speed, duplex, tx_pause, rx_pause,
1098 felix->info->quirks);
1099
1100 if (felix->info->port_sched_speed_set)
1101 felix->info->port_sched_speed_set(ocelot, port, speed);
1102 }
1103
felix_port_enable(struct dsa_switch * ds,int port,struct phy_device * phydev)1104 static int felix_port_enable(struct dsa_switch *ds, int port,
1105 struct phy_device *phydev)
1106 {
1107 struct dsa_port *dp = dsa_to_port(ds, port);
1108 struct ocelot *ocelot = ds->priv;
1109
1110 if (!dsa_port_is_user(dp))
1111 return 0;
1112
1113 if (ocelot->npi >= 0) {
1114 struct net_device *master = dsa_port_to_master(dp);
1115
1116 if (felix_cpu_port_for_master(ds, master) != ocelot->npi) {
1117 dev_err(ds->dev, "Multiple masters are not allowed\n");
1118 return -EINVAL;
1119 }
1120 }
1121
1122 return 0;
1123 }
1124
felix_port_qos_map_init(struct ocelot * ocelot,int port)1125 static void felix_port_qos_map_init(struct ocelot *ocelot, int port)
1126 {
1127 int i;
1128
1129 ocelot_rmw_gix(ocelot,
1130 ANA_PORT_QOS_CFG_QOS_PCP_ENA,
1131 ANA_PORT_QOS_CFG_QOS_PCP_ENA,
1132 ANA_PORT_QOS_CFG,
1133 port);
1134
1135 for (i = 0; i < OCELOT_NUM_TC * 2; i++) {
1136 ocelot_rmw_ix(ocelot,
1137 (ANA_PORT_PCP_DEI_MAP_DP_PCP_DEI_VAL & i) |
1138 ANA_PORT_PCP_DEI_MAP_QOS_PCP_DEI_VAL(i),
1139 ANA_PORT_PCP_DEI_MAP_DP_PCP_DEI_VAL |
1140 ANA_PORT_PCP_DEI_MAP_QOS_PCP_DEI_VAL_M,
1141 ANA_PORT_PCP_DEI_MAP,
1142 port, i);
1143 }
1144 }
1145
felix_get_stats64(struct dsa_switch * ds,int port,struct rtnl_link_stats64 * stats)1146 static void felix_get_stats64(struct dsa_switch *ds, int port,
1147 struct rtnl_link_stats64 *stats)
1148 {
1149 struct ocelot *ocelot = ds->priv;
1150
1151 ocelot_port_get_stats64(ocelot, port, stats);
1152 }
1153
felix_get_pause_stats(struct dsa_switch * ds,int port,struct ethtool_pause_stats * pause_stats)1154 static void felix_get_pause_stats(struct dsa_switch *ds, int port,
1155 struct ethtool_pause_stats *pause_stats)
1156 {
1157 struct ocelot *ocelot = ds->priv;
1158
1159 ocelot_port_get_pause_stats(ocelot, port, pause_stats);
1160 }
1161
felix_get_rmon_stats(struct dsa_switch * ds,int port,struct ethtool_rmon_stats * rmon_stats,const struct ethtool_rmon_hist_range ** ranges)1162 static void felix_get_rmon_stats(struct dsa_switch *ds, int port,
1163 struct ethtool_rmon_stats *rmon_stats,
1164 const struct ethtool_rmon_hist_range **ranges)
1165 {
1166 struct ocelot *ocelot = ds->priv;
1167
1168 ocelot_port_get_rmon_stats(ocelot, port, rmon_stats, ranges);
1169 }
1170
felix_get_eth_ctrl_stats(struct dsa_switch * ds,int port,struct ethtool_eth_ctrl_stats * ctrl_stats)1171 static void felix_get_eth_ctrl_stats(struct dsa_switch *ds, int port,
1172 struct ethtool_eth_ctrl_stats *ctrl_stats)
1173 {
1174 struct ocelot *ocelot = ds->priv;
1175
1176 ocelot_port_get_eth_ctrl_stats(ocelot, port, ctrl_stats);
1177 }
1178
felix_get_eth_mac_stats(struct dsa_switch * ds,int port,struct ethtool_eth_mac_stats * mac_stats)1179 static void felix_get_eth_mac_stats(struct dsa_switch *ds, int port,
1180 struct ethtool_eth_mac_stats *mac_stats)
1181 {
1182 struct ocelot *ocelot = ds->priv;
1183
1184 ocelot_port_get_eth_mac_stats(ocelot, port, mac_stats);
1185 }
1186
felix_get_eth_phy_stats(struct dsa_switch * ds,int port,struct ethtool_eth_phy_stats * phy_stats)1187 static void felix_get_eth_phy_stats(struct dsa_switch *ds, int port,
1188 struct ethtool_eth_phy_stats *phy_stats)
1189 {
1190 struct ocelot *ocelot = ds->priv;
1191
1192 ocelot_port_get_eth_phy_stats(ocelot, port, phy_stats);
1193 }
1194
felix_get_strings(struct dsa_switch * ds,int port,u32 stringset,u8 * data)1195 static void felix_get_strings(struct dsa_switch *ds, int port,
1196 u32 stringset, u8 *data)
1197 {
1198 struct ocelot *ocelot = ds->priv;
1199
1200 return ocelot_get_strings(ocelot, port, stringset, data);
1201 }
1202
felix_get_ethtool_stats(struct dsa_switch * ds,int port,u64 * data)1203 static void felix_get_ethtool_stats(struct dsa_switch *ds, int port, u64 *data)
1204 {
1205 struct ocelot *ocelot = ds->priv;
1206
1207 ocelot_get_ethtool_stats(ocelot, port, data);
1208 }
1209
felix_get_sset_count(struct dsa_switch * ds,int port,int sset)1210 static int felix_get_sset_count(struct dsa_switch *ds, int port, int sset)
1211 {
1212 struct ocelot *ocelot = ds->priv;
1213
1214 return ocelot_get_sset_count(ocelot, port, sset);
1215 }
1216
felix_get_ts_info(struct dsa_switch * ds,int port,struct ethtool_ts_info * info)1217 static int felix_get_ts_info(struct dsa_switch *ds, int port,
1218 struct ethtool_ts_info *info)
1219 {
1220 struct ocelot *ocelot = ds->priv;
1221
1222 return ocelot_get_ts_info(ocelot, port, info);
1223 }
1224
1225 static const u32 felix_phy_match_table[PHY_INTERFACE_MODE_MAX] = {
1226 [PHY_INTERFACE_MODE_INTERNAL] = OCELOT_PORT_MODE_INTERNAL,
1227 [PHY_INTERFACE_MODE_SGMII] = OCELOT_PORT_MODE_SGMII,
1228 [PHY_INTERFACE_MODE_QSGMII] = OCELOT_PORT_MODE_QSGMII,
1229 [PHY_INTERFACE_MODE_USXGMII] = OCELOT_PORT_MODE_USXGMII,
1230 [PHY_INTERFACE_MODE_1000BASEX] = OCELOT_PORT_MODE_1000BASEX,
1231 [PHY_INTERFACE_MODE_2500BASEX] = OCELOT_PORT_MODE_2500BASEX,
1232 };
1233
felix_validate_phy_mode(struct felix * felix,int port,phy_interface_t phy_mode)1234 static int felix_validate_phy_mode(struct felix *felix, int port,
1235 phy_interface_t phy_mode)
1236 {
1237 u32 modes = felix->info->port_modes[port];
1238
1239 if (felix_phy_match_table[phy_mode] & modes)
1240 return 0;
1241 return -EOPNOTSUPP;
1242 }
1243
felix_parse_ports_node(struct felix * felix,struct device_node * ports_node,phy_interface_t * port_phy_modes)1244 static int felix_parse_ports_node(struct felix *felix,
1245 struct device_node *ports_node,
1246 phy_interface_t *port_phy_modes)
1247 {
1248 struct device *dev = felix->ocelot.dev;
1249 struct device_node *child;
1250
1251 for_each_available_child_of_node(ports_node, child) {
1252 phy_interface_t phy_mode;
1253 u32 port;
1254 int err;
1255
1256 /* Get switch port number from DT */
1257 if (of_property_read_u32(child, "reg", &port) < 0) {
1258 dev_err(dev, "Port number not defined in device tree "
1259 "(property \"reg\")\n");
1260 of_node_put(child);
1261 return -ENODEV;
1262 }
1263
1264 /* Get PHY mode from DT */
1265 err = of_get_phy_mode(child, &phy_mode);
1266 if (err) {
1267 dev_err(dev, "Failed to read phy-mode or "
1268 "phy-interface-type property for port %d\n",
1269 port);
1270 of_node_put(child);
1271 return -ENODEV;
1272 }
1273
1274 err = felix_validate_phy_mode(felix, port, phy_mode);
1275 if (err < 0) {
1276 dev_info(dev, "Unsupported PHY mode %s on port %d\n",
1277 phy_modes(phy_mode), port);
1278 of_node_put(child);
1279
1280 /* Leave port_phy_modes[port] = 0, which is also
1281 * PHY_INTERFACE_MODE_NA. This will perform a
1282 * best-effort to bring up as many ports as possible.
1283 */
1284 continue;
1285 }
1286
1287 port_phy_modes[port] = phy_mode;
1288 }
1289
1290 return 0;
1291 }
1292
felix_parse_dt(struct felix * felix,phy_interface_t * port_phy_modes)1293 static int felix_parse_dt(struct felix *felix, phy_interface_t *port_phy_modes)
1294 {
1295 struct device *dev = felix->ocelot.dev;
1296 struct device_node *switch_node;
1297 struct device_node *ports_node;
1298 int err;
1299
1300 switch_node = dev->of_node;
1301
1302 ports_node = of_get_child_by_name(switch_node, "ports");
1303 if (!ports_node)
1304 ports_node = of_get_child_by_name(switch_node, "ethernet-ports");
1305 if (!ports_node) {
1306 dev_err(dev, "Incorrect bindings: absent \"ports\" or \"ethernet-ports\" node\n");
1307 return -ENODEV;
1308 }
1309
1310 err = felix_parse_ports_node(felix, ports_node, port_phy_modes);
1311 of_node_put(ports_node);
1312
1313 return err;
1314 }
1315
felix_request_regmap_by_name(struct felix * felix,const char * resource_name)1316 static struct regmap *felix_request_regmap_by_name(struct felix *felix,
1317 const char *resource_name)
1318 {
1319 struct ocelot *ocelot = &felix->ocelot;
1320 struct resource res;
1321 int i;
1322
1323 /* In an MFD configuration, regmaps are registered directly to the
1324 * parent device before the child devices are probed, so there is no
1325 * need to initialize a new one.
1326 */
1327 if (!felix->info->resources)
1328 return dev_get_regmap(ocelot->dev->parent, resource_name);
1329
1330 for (i = 0; i < felix->info->num_resources; i++) {
1331 if (strcmp(resource_name, felix->info->resources[i].name))
1332 continue;
1333
1334 memcpy(&res, &felix->info->resources[i], sizeof(res));
1335 res.start += felix->switch_base;
1336 res.end += felix->switch_base;
1337
1338 return ocelot_regmap_init(ocelot, &res);
1339 }
1340
1341 return ERR_PTR(-ENOENT);
1342 }
1343
felix_request_regmap(struct felix * felix,enum ocelot_target target)1344 static struct regmap *felix_request_regmap(struct felix *felix,
1345 enum ocelot_target target)
1346 {
1347 const char *resource_name = felix->info->resource_names[target];
1348
1349 /* If the driver didn't provide a resource name for the target,
1350 * the resource is optional.
1351 */
1352 if (!resource_name)
1353 return NULL;
1354
1355 return felix_request_regmap_by_name(felix, resource_name);
1356 }
1357
felix_request_port_regmap(struct felix * felix,int port)1358 static struct regmap *felix_request_port_regmap(struct felix *felix, int port)
1359 {
1360 char resource_name[32];
1361
1362 sprintf(resource_name, "port%d", port);
1363
1364 return felix_request_regmap_by_name(felix, resource_name);
1365 }
1366
felix_init_structs(struct felix * felix,int num_phys_ports)1367 static int felix_init_structs(struct felix *felix, int num_phys_ports)
1368 {
1369 struct ocelot *ocelot = &felix->ocelot;
1370 phy_interface_t *port_phy_modes;
1371 struct regmap *target;
1372 int port, i, err;
1373
1374 ocelot->num_phys_ports = num_phys_ports;
1375 ocelot->ports = devm_kcalloc(ocelot->dev, num_phys_ports,
1376 sizeof(struct ocelot_port *), GFP_KERNEL);
1377 if (!ocelot->ports)
1378 return -ENOMEM;
1379
1380 ocelot->map = felix->info->map;
1381 ocelot->num_mact_rows = felix->info->num_mact_rows;
1382 ocelot->vcap = felix->info->vcap;
1383 ocelot->vcap_pol.base = felix->info->vcap_pol_base;
1384 ocelot->vcap_pol.max = felix->info->vcap_pol_max;
1385 ocelot->vcap_pol.base2 = felix->info->vcap_pol_base2;
1386 ocelot->vcap_pol.max2 = felix->info->vcap_pol_max2;
1387 ocelot->ops = felix->info->ops;
1388 ocelot->npi_inj_prefix = OCELOT_TAG_PREFIX_SHORT;
1389 ocelot->npi_xtr_prefix = OCELOT_TAG_PREFIX_SHORT;
1390 ocelot->devlink = felix->ds->devlink;
1391
1392 port_phy_modes = kcalloc(num_phys_ports, sizeof(phy_interface_t),
1393 GFP_KERNEL);
1394 if (!port_phy_modes)
1395 return -ENOMEM;
1396
1397 err = felix_parse_dt(felix, port_phy_modes);
1398 if (err) {
1399 kfree(port_phy_modes);
1400 return err;
1401 }
1402
1403 for (i = 0; i < TARGET_MAX; i++) {
1404 target = felix_request_regmap(felix, i);
1405 if (IS_ERR(target)) {
1406 dev_err(ocelot->dev,
1407 "Failed to map device memory space: %pe\n",
1408 target);
1409 kfree(port_phy_modes);
1410 return PTR_ERR(target);
1411 }
1412
1413 ocelot->targets[i] = target;
1414 }
1415
1416 err = ocelot_regfields_init(ocelot, felix->info->regfields);
1417 if (err) {
1418 dev_err(ocelot->dev, "failed to init reg fields map\n");
1419 kfree(port_phy_modes);
1420 return err;
1421 }
1422
1423 for (port = 0; port < num_phys_ports; port++) {
1424 struct ocelot_port *ocelot_port;
1425
1426 ocelot_port = devm_kzalloc(ocelot->dev,
1427 sizeof(struct ocelot_port),
1428 GFP_KERNEL);
1429 if (!ocelot_port) {
1430 dev_err(ocelot->dev,
1431 "failed to allocate port memory\n");
1432 kfree(port_phy_modes);
1433 return -ENOMEM;
1434 }
1435
1436 target = felix_request_port_regmap(felix, port);
1437 if (IS_ERR(target)) {
1438 dev_err(ocelot->dev,
1439 "Failed to map memory space for port %d: %pe\n",
1440 port, target);
1441 kfree(port_phy_modes);
1442 return PTR_ERR(target);
1443 }
1444
1445 ocelot_port->phy_mode = port_phy_modes[port];
1446 ocelot_port->ocelot = ocelot;
1447 ocelot_port->target = target;
1448 ocelot_port->index = port;
1449 ocelot->ports[port] = ocelot_port;
1450 }
1451
1452 kfree(port_phy_modes);
1453
1454 if (felix->info->mdio_bus_alloc) {
1455 err = felix->info->mdio_bus_alloc(ocelot);
1456 if (err < 0)
1457 return err;
1458 }
1459
1460 return 0;
1461 }
1462
ocelot_port_purge_txtstamp_skb(struct ocelot * ocelot,int port,struct sk_buff * skb)1463 static void ocelot_port_purge_txtstamp_skb(struct ocelot *ocelot, int port,
1464 struct sk_buff *skb)
1465 {
1466 struct ocelot_port *ocelot_port = ocelot->ports[port];
1467 struct sk_buff *clone = OCELOT_SKB_CB(skb)->clone;
1468 struct sk_buff *skb_match = NULL, *skb_tmp;
1469 unsigned long flags;
1470
1471 if (!clone)
1472 return;
1473
1474 spin_lock_irqsave(&ocelot_port->tx_skbs.lock, flags);
1475
1476 skb_queue_walk_safe(&ocelot_port->tx_skbs, skb, skb_tmp) {
1477 if (skb != clone)
1478 continue;
1479 __skb_unlink(skb, &ocelot_port->tx_skbs);
1480 skb_match = skb;
1481 break;
1482 }
1483
1484 spin_unlock_irqrestore(&ocelot_port->tx_skbs.lock, flags);
1485
1486 WARN_ONCE(!skb_match,
1487 "Could not find skb clone in TX timestamping list\n");
1488 }
1489
1490 #define work_to_xmit_work(w) \
1491 container_of((w), struct felix_deferred_xmit_work, work)
1492
felix_port_deferred_xmit(struct kthread_work * work)1493 static void felix_port_deferred_xmit(struct kthread_work *work)
1494 {
1495 struct felix_deferred_xmit_work *xmit_work = work_to_xmit_work(work);
1496 struct dsa_switch *ds = xmit_work->dp->ds;
1497 struct sk_buff *skb = xmit_work->skb;
1498 u32 rew_op = ocelot_ptp_rew_op(skb);
1499 struct ocelot *ocelot = ds->priv;
1500 int port = xmit_work->dp->index;
1501 int retries = 10;
1502
1503 do {
1504 if (ocelot_can_inject(ocelot, 0))
1505 break;
1506
1507 cpu_relax();
1508 } while (--retries);
1509
1510 if (!retries) {
1511 dev_err(ocelot->dev, "port %d failed to inject skb\n",
1512 port);
1513 ocelot_port_purge_txtstamp_skb(ocelot, port, skb);
1514 kfree_skb(skb);
1515 return;
1516 }
1517
1518 ocelot_port_inject_frame(ocelot, port, 0, rew_op, skb);
1519
1520 consume_skb(skb);
1521 kfree(xmit_work);
1522 }
1523
felix_connect_tag_protocol(struct dsa_switch * ds,enum dsa_tag_protocol proto)1524 static int felix_connect_tag_protocol(struct dsa_switch *ds,
1525 enum dsa_tag_protocol proto)
1526 {
1527 struct ocelot_8021q_tagger_data *tagger_data;
1528
1529 switch (proto) {
1530 case DSA_TAG_PROTO_OCELOT_8021Q:
1531 tagger_data = ocelot_8021q_tagger_data(ds);
1532 tagger_data->xmit_work_fn = felix_port_deferred_xmit;
1533 return 0;
1534 case DSA_TAG_PROTO_OCELOT:
1535 case DSA_TAG_PROTO_SEVILLE:
1536 return 0;
1537 default:
1538 return -EPROTONOSUPPORT;
1539 }
1540 }
1541
1542 /* Hardware initialization done here so that we can allocate structures with
1543 * devm without fear of dsa_register_switch returning -EPROBE_DEFER and causing
1544 * us to allocate structures twice (leak memory) and map PCI memory twice
1545 * (which will not work).
1546 */
felix_setup(struct dsa_switch * ds)1547 static int felix_setup(struct dsa_switch *ds)
1548 {
1549 struct ocelot *ocelot = ds->priv;
1550 struct felix *felix = ocelot_to_felix(ocelot);
1551 struct dsa_port *dp;
1552 int err;
1553
1554 err = felix_init_structs(felix, ds->num_ports);
1555 if (err)
1556 return err;
1557
1558 err = ocelot_init(ocelot);
1559 if (err)
1560 goto out_mdiobus_free;
1561
1562 if (ocelot->ptp) {
1563 err = ocelot_init_timestamp(ocelot, felix->info->ptp_caps);
1564 if (err) {
1565 dev_err(ocelot->dev,
1566 "Timestamp initialization failed\n");
1567 ocelot->ptp = 0;
1568 }
1569 }
1570
1571 dsa_switch_for_each_available_port(dp, ds) {
1572 ocelot_init_port(ocelot, dp->index);
1573
1574 /* Set the default QoS Classification based on PCP and DEI
1575 * bits of vlan tag.
1576 */
1577 felix_port_qos_map_init(ocelot, dp->index);
1578 }
1579
1580 err = ocelot_devlink_sb_register(ocelot);
1581 if (err)
1582 goto out_deinit_ports;
1583
1584 /* The initial tag protocol is NPI which won't fail during initial
1585 * setup, there's no real point in checking for errors.
1586 */
1587 felix_change_tag_protocol(ds, felix->tag_proto);
1588
1589 ds->mtu_enforcement_ingress = true;
1590 ds->assisted_learning_on_cpu_port = true;
1591 ds->fdb_isolation = true;
1592 ds->max_num_bridges = ds->num_ports;
1593
1594 return 0;
1595
1596 out_deinit_ports:
1597 dsa_switch_for_each_available_port(dp, ds)
1598 ocelot_deinit_port(ocelot, dp->index);
1599
1600 ocelot_deinit_timestamp(ocelot);
1601 ocelot_deinit(ocelot);
1602
1603 out_mdiobus_free:
1604 if (felix->info->mdio_bus_free)
1605 felix->info->mdio_bus_free(ocelot);
1606
1607 return err;
1608 }
1609
felix_teardown(struct dsa_switch * ds)1610 static void felix_teardown(struct dsa_switch *ds)
1611 {
1612 struct ocelot *ocelot = ds->priv;
1613 struct felix *felix = ocelot_to_felix(ocelot);
1614 struct dsa_port *dp;
1615
1616 if (felix->tag_proto_ops)
1617 felix->tag_proto_ops->teardown(ds);
1618
1619 dsa_switch_for_each_available_port(dp, ds)
1620 ocelot_deinit_port(ocelot, dp->index);
1621
1622 ocelot_devlink_sb_unregister(ocelot);
1623 ocelot_deinit_timestamp(ocelot);
1624 ocelot_deinit(ocelot);
1625
1626 if (felix->info->mdio_bus_free)
1627 felix->info->mdio_bus_free(ocelot);
1628 }
1629
felix_hwtstamp_get(struct dsa_switch * ds,int port,struct ifreq * ifr)1630 static int felix_hwtstamp_get(struct dsa_switch *ds, int port,
1631 struct ifreq *ifr)
1632 {
1633 struct ocelot *ocelot = ds->priv;
1634
1635 return ocelot_hwstamp_get(ocelot, port, ifr);
1636 }
1637
felix_hwtstamp_set(struct dsa_switch * ds,int port,struct ifreq * ifr)1638 static int felix_hwtstamp_set(struct dsa_switch *ds, int port,
1639 struct ifreq *ifr)
1640 {
1641 struct ocelot *ocelot = ds->priv;
1642 struct felix *felix = ocelot_to_felix(ocelot);
1643 bool using_tag_8021q;
1644 int err;
1645
1646 err = ocelot_hwstamp_set(ocelot, port, ifr);
1647 if (err)
1648 return err;
1649
1650 using_tag_8021q = felix->tag_proto == DSA_TAG_PROTO_OCELOT_8021Q;
1651
1652 return felix_update_trapping_destinations(ds, using_tag_8021q);
1653 }
1654
felix_check_xtr_pkt(struct ocelot * ocelot)1655 static bool felix_check_xtr_pkt(struct ocelot *ocelot)
1656 {
1657 struct felix *felix = ocelot_to_felix(ocelot);
1658 int err = 0, grp = 0;
1659
1660 if (felix->tag_proto != DSA_TAG_PROTO_OCELOT_8021Q)
1661 return false;
1662
1663 if (!felix->info->quirk_no_xtr_irq)
1664 return false;
1665
1666 while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp)) {
1667 struct sk_buff *skb;
1668 unsigned int type;
1669
1670 err = ocelot_xtr_poll_frame(ocelot, grp, &skb);
1671 if (err)
1672 goto out;
1673
1674 /* We trap to the CPU port module all PTP frames, but
1675 * felix_rxtstamp() only gets called for event frames.
1676 * So we need to avoid sending duplicate general
1677 * message frames by running a second BPF classifier
1678 * here and dropping those.
1679 */
1680 __skb_push(skb, ETH_HLEN);
1681
1682 type = ptp_classify_raw(skb);
1683
1684 __skb_pull(skb, ETH_HLEN);
1685
1686 if (type == PTP_CLASS_NONE) {
1687 kfree_skb(skb);
1688 continue;
1689 }
1690
1691 netif_rx(skb);
1692 }
1693
1694 out:
1695 if (err < 0) {
1696 dev_err_ratelimited(ocelot->dev,
1697 "Error during packet extraction: %pe\n",
1698 ERR_PTR(err));
1699 ocelot_drain_cpu_queue(ocelot, 0);
1700 }
1701
1702 return true;
1703 }
1704
felix_rxtstamp(struct dsa_switch * ds,int port,struct sk_buff * skb,unsigned int type)1705 static bool felix_rxtstamp(struct dsa_switch *ds, int port,
1706 struct sk_buff *skb, unsigned int type)
1707 {
1708 u32 tstamp_lo = OCELOT_SKB_CB(skb)->tstamp_lo;
1709 struct skb_shared_hwtstamps *shhwtstamps;
1710 struct ocelot *ocelot = ds->priv;
1711 struct timespec64 ts;
1712 u32 tstamp_hi;
1713 u64 tstamp;
1714
1715 /* If the "no XTR IRQ" workaround is in use, tell DSA to defer this skb
1716 * for RX timestamping. Then free it, and poll for its copy through
1717 * MMIO in the CPU port module, and inject that into the stack from
1718 * ocelot_xtr_poll().
1719 */
1720 if (felix_check_xtr_pkt(ocelot)) {
1721 kfree_skb(skb);
1722 return true;
1723 }
1724
1725 ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
1726 tstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
1727
1728 tstamp_hi = tstamp >> 32;
1729 if ((tstamp & 0xffffffff) < tstamp_lo)
1730 tstamp_hi--;
1731
1732 tstamp = ((u64)tstamp_hi << 32) | tstamp_lo;
1733
1734 shhwtstamps = skb_hwtstamps(skb);
1735 memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
1736 shhwtstamps->hwtstamp = tstamp;
1737 return false;
1738 }
1739
felix_txtstamp(struct dsa_switch * ds,int port,struct sk_buff * skb)1740 static void felix_txtstamp(struct dsa_switch *ds, int port,
1741 struct sk_buff *skb)
1742 {
1743 struct ocelot *ocelot = ds->priv;
1744 struct sk_buff *clone = NULL;
1745
1746 if (!ocelot->ptp)
1747 return;
1748
1749 if (ocelot_port_txtstamp_request(ocelot, port, skb, &clone)) {
1750 dev_err_ratelimited(ds->dev,
1751 "port %d delivering skb without TX timestamp\n",
1752 port);
1753 return;
1754 }
1755
1756 if (clone)
1757 OCELOT_SKB_CB(skb)->clone = clone;
1758 }
1759
felix_change_mtu(struct dsa_switch * ds,int port,int new_mtu)1760 static int felix_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
1761 {
1762 struct ocelot *ocelot = ds->priv;
1763 struct ocelot_port *ocelot_port = ocelot->ports[port];
1764 struct felix *felix = ocelot_to_felix(ocelot);
1765
1766 ocelot_port_set_maxlen(ocelot, port, new_mtu);
1767
1768 mutex_lock(&ocelot->tas_lock);
1769
1770 if (ocelot_port->taprio && felix->info->tas_guard_bands_update)
1771 felix->info->tas_guard_bands_update(ocelot, port);
1772
1773 mutex_unlock(&ocelot->tas_lock);
1774
1775 return 0;
1776 }
1777
felix_get_max_mtu(struct dsa_switch * ds,int port)1778 static int felix_get_max_mtu(struct dsa_switch *ds, int port)
1779 {
1780 struct ocelot *ocelot = ds->priv;
1781
1782 return ocelot_get_max_mtu(ocelot, port);
1783 }
1784
felix_cls_flower_add(struct dsa_switch * ds,int port,struct flow_cls_offload * cls,bool ingress)1785 static int felix_cls_flower_add(struct dsa_switch *ds, int port,
1786 struct flow_cls_offload *cls, bool ingress)
1787 {
1788 struct ocelot *ocelot = ds->priv;
1789 struct felix *felix = ocelot_to_felix(ocelot);
1790 bool using_tag_8021q;
1791 int err;
1792
1793 err = ocelot_cls_flower_replace(ocelot, port, cls, ingress);
1794 if (err)
1795 return err;
1796
1797 using_tag_8021q = felix->tag_proto == DSA_TAG_PROTO_OCELOT_8021Q;
1798
1799 return felix_update_trapping_destinations(ds, using_tag_8021q);
1800 }
1801
felix_cls_flower_del(struct dsa_switch * ds,int port,struct flow_cls_offload * cls,bool ingress)1802 static int felix_cls_flower_del(struct dsa_switch *ds, int port,
1803 struct flow_cls_offload *cls, bool ingress)
1804 {
1805 struct ocelot *ocelot = ds->priv;
1806
1807 return ocelot_cls_flower_destroy(ocelot, port, cls, ingress);
1808 }
1809
felix_cls_flower_stats(struct dsa_switch * ds,int port,struct flow_cls_offload * cls,bool ingress)1810 static int felix_cls_flower_stats(struct dsa_switch *ds, int port,
1811 struct flow_cls_offload *cls, bool ingress)
1812 {
1813 struct ocelot *ocelot = ds->priv;
1814
1815 return ocelot_cls_flower_stats(ocelot, port, cls, ingress);
1816 }
1817
felix_port_policer_add(struct dsa_switch * ds,int port,struct dsa_mall_policer_tc_entry * policer)1818 static int felix_port_policer_add(struct dsa_switch *ds, int port,
1819 struct dsa_mall_policer_tc_entry *policer)
1820 {
1821 struct ocelot *ocelot = ds->priv;
1822 struct ocelot_policer pol = {
1823 .rate = div_u64(policer->rate_bytes_per_sec, 1000) * 8,
1824 .burst = policer->burst,
1825 };
1826
1827 return ocelot_port_policer_add(ocelot, port, &pol);
1828 }
1829
felix_port_policer_del(struct dsa_switch * ds,int port)1830 static void felix_port_policer_del(struct dsa_switch *ds, int port)
1831 {
1832 struct ocelot *ocelot = ds->priv;
1833
1834 ocelot_port_policer_del(ocelot, port);
1835 }
1836
felix_port_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress,struct netlink_ext_ack * extack)1837 static int felix_port_mirror_add(struct dsa_switch *ds, int port,
1838 struct dsa_mall_mirror_tc_entry *mirror,
1839 bool ingress, struct netlink_ext_ack *extack)
1840 {
1841 struct ocelot *ocelot = ds->priv;
1842
1843 return ocelot_port_mirror_add(ocelot, port, mirror->to_local_port,
1844 ingress, extack);
1845 }
1846
felix_port_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)1847 static void felix_port_mirror_del(struct dsa_switch *ds, int port,
1848 struct dsa_mall_mirror_tc_entry *mirror)
1849 {
1850 struct ocelot *ocelot = ds->priv;
1851
1852 ocelot_port_mirror_del(ocelot, port, mirror->ingress);
1853 }
1854
felix_port_setup_tc(struct dsa_switch * ds,int port,enum tc_setup_type type,void * type_data)1855 static int felix_port_setup_tc(struct dsa_switch *ds, int port,
1856 enum tc_setup_type type,
1857 void *type_data)
1858 {
1859 struct ocelot *ocelot = ds->priv;
1860 struct felix *felix = ocelot_to_felix(ocelot);
1861
1862 if (felix->info->port_setup_tc)
1863 return felix->info->port_setup_tc(ds, port, type, type_data);
1864 else
1865 return -EOPNOTSUPP;
1866 }
1867
felix_sb_pool_get(struct dsa_switch * ds,unsigned int sb_index,u16 pool_index,struct devlink_sb_pool_info * pool_info)1868 static int felix_sb_pool_get(struct dsa_switch *ds, unsigned int sb_index,
1869 u16 pool_index,
1870 struct devlink_sb_pool_info *pool_info)
1871 {
1872 struct ocelot *ocelot = ds->priv;
1873
1874 return ocelot_sb_pool_get(ocelot, sb_index, pool_index, pool_info);
1875 }
1876
felix_sb_pool_set(struct dsa_switch * ds,unsigned int sb_index,u16 pool_index,u32 size,enum devlink_sb_threshold_type threshold_type,struct netlink_ext_ack * extack)1877 static int felix_sb_pool_set(struct dsa_switch *ds, unsigned int sb_index,
1878 u16 pool_index, u32 size,
1879 enum devlink_sb_threshold_type threshold_type,
1880 struct netlink_ext_ack *extack)
1881 {
1882 struct ocelot *ocelot = ds->priv;
1883
1884 return ocelot_sb_pool_set(ocelot, sb_index, pool_index, size,
1885 threshold_type, extack);
1886 }
1887
felix_sb_port_pool_get(struct dsa_switch * ds,int port,unsigned int sb_index,u16 pool_index,u32 * p_threshold)1888 static int felix_sb_port_pool_get(struct dsa_switch *ds, int port,
1889 unsigned int sb_index, u16 pool_index,
1890 u32 *p_threshold)
1891 {
1892 struct ocelot *ocelot = ds->priv;
1893
1894 return ocelot_sb_port_pool_get(ocelot, port, sb_index, pool_index,
1895 p_threshold);
1896 }
1897
felix_sb_port_pool_set(struct dsa_switch * ds,int port,unsigned int sb_index,u16 pool_index,u32 threshold,struct netlink_ext_ack * extack)1898 static int felix_sb_port_pool_set(struct dsa_switch *ds, int port,
1899 unsigned int sb_index, u16 pool_index,
1900 u32 threshold, struct netlink_ext_ack *extack)
1901 {
1902 struct ocelot *ocelot = ds->priv;
1903
1904 return ocelot_sb_port_pool_set(ocelot, port, sb_index, pool_index,
1905 threshold, extack);
1906 }
1907
felix_sb_tc_pool_bind_get(struct dsa_switch * ds,int port,unsigned int sb_index,u16 tc_index,enum devlink_sb_pool_type pool_type,u16 * p_pool_index,u32 * p_threshold)1908 static int felix_sb_tc_pool_bind_get(struct dsa_switch *ds, int port,
1909 unsigned int sb_index, u16 tc_index,
1910 enum devlink_sb_pool_type pool_type,
1911 u16 *p_pool_index, u32 *p_threshold)
1912 {
1913 struct ocelot *ocelot = ds->priv;
1914
1915 return ocelot_sb_tc_pool_bind_get(ocelot, port, sb_index, tc_index,
1916 pool_type, p_pool_index,
1917 p_threshold);
1918 }
1919
felix_sb_tc_pool_bind_set(struct dsa_switch * ds,int port,unsigned int sb_index,u16 tc_index,enum devlink_sb_pool_type pool_type,u16 pool_index,u32 threshold,struct netlink_ext_ack * extack)1920 static int felix_sb_tc_pool_bind_set(struct dsa_switch *ds, int port,
1921 unsigned int sb_index, u16 tc_index,
1922 enum devlink_sb_pool_type pool_type,
1923 u16 pool_index, u32 threshold,
1924 struct netlink_ext_ack *extack)
1925 {
1926 struct ocelot *ocelot = ds->priv;
1927
1928 return ocelot_sb_tc_pool_bind_set(ocelot, port, sb_index, tc_index,
1929 pool_type, pool_index, threshold,
1930 extack);
1931 }
1932
felix_sb_occ_snapshot(struct dsa_switch * ds,unsigned int sb_index)1933 static int felix_sb_occ_snapshot(struct dsa_switch *ds,
1934 unsigned int sb_index)
1935 {
1936 struct ocelot *ocelot = ds->priv;
1937
1938 return ocelot_sb_occ_snapshot(ocelot, sb_index);
1939 }
1940
felix_sb_occ_max_clear(struct dsa_switch * ds,unsigned int sb_index)1941 static int felix_sb_occ_max_clear(struct dsa_switch *ds,
1942 unsigned int sb_index)
1943 {
1944 struct ocelot *ocelot = ds->priv;
1945
1946 return ocelot_sb_occ_max_clear(ocelot, sb_index);
1947 }
1948
felix_sb_occ_port_pool_get(struct dsa_switch * ds,int port,unsigned int sb_index,u16 pool_index,u32 * p_cur,u32 * p_max)1949 static int felix_sb_occ_port_pool_get(struct dsa_switch *ds, int port,
1950 unsigned int sb_index, u16 pool_index,
1951 u32 *p_cur, u32 *p_max)
1952 {
1953 struct ocelot *ocelot = ds->priv;
1954
1955 return ocelot_sb_occ_port_pool_get(ocelot, port, sb_index, pool_index,
1956 p_cur, p_max);
1957 }
1958
felix_sb_occ_tc_port_bind_get(struct dsa_switch * ds,int port,unsigned int sb_index,u16 tc_index,enum devlink_sb_pool_type pool_type,u32 * p_cur,u32 * p_max)1959 static int felix_sb_occ_tc_port_bind_get(struct dsa_switch *ds, int port,
1960 unsigned int sb_index, u16 tc_index,
1961 enum devlink_sb_pool_type pool_type,
1962 u32 *p_cur, u32 *p_max)
1963 {
1964 struct ocelot *ocelot = ds->priv;
1965
1966 return ocelot_sb_occ_tc_port_bind_get(ocelot, port, sb_index, tc_index,
1967 pool_type, p_cur, p_max);
1968 }
1969
felix_mrp_add(struct dsa_switch * ds,int port,const struct switchdev_obj_mrp * mrp)1970 static int felix_mrp_add(struct dsa_switch *ds, int port,
1971 const struct switchdev_obj_mrp *mrp)
1972 {
1973 struct ocelot *ocelot = ds->priv;
1974
1975 return ocelot_mrp_add(ocelot, port, mrp);
1976 }
1977
felix_mrp_del(struct dsa_switch * ds,int port,const struct switchdev_obj_mrp * mrp)1978 static int felix_mrp_del(struct dsa_switch *ds, int port,
1979 const struct switchdev_obj_mrp *mrp)
1980 {
1981 struct ocelot *ocelot = ds->priv;
1982
1983 return ocelot_mrp_add(ocelot, port, mrp);
1984 }
1985
1986 static int
felix_mrp_add_ring_role(struct dsa_switch * ds,int port,const struct switchdev_obj_ring_role_mrp * mrp)1987 felix_mrp_add_ring_role(struct dsa_switch *ds, int port,
1988 const struct switchdev_obj_ring_role_mrp *mrp)
1989 {
1990 struct ocelot *ocelot = ds->priv;
1991
1992 return ocelot_mrp_add_ring_role(ocelot, port, mrp);
1993 }
1994
1995 static int
felix_mrp_del_ring_role(struct dsa_switch * ds,int port,const struct switchdev_obj_ring_role_mrp * mrp)1996 felix_mrp_del_ring_role(struct dsa_switch *ds, int port,
1997 const struct switchdev_obj_ring_role_mrp *mrp)
1998 {
1999 struct ocelot *ocelot = ds->priv;
2000
2001 return ocelot_mrp_del_ring_role(ocelot, port, mrp);
2002 }
2003
felix_port_get_default_prio(struct dsa_switch * ds,int port)2004 static int felix_port_get_default_prio(struct dsa_switch *ds, int port)
2005 {
2006 struct ocelot *ocelot = ds->priv;
2007
2008 return ocelot_port_get_default_prio(ocelot, port);
2009 }
2010
felix_port_set_default_prio(struct dsa_switch * ds,int port,u8 prio)2011 static int felix_port_set_default_prio(struct dsa_switch *ds, int port,
2012 u8 prio)
2013 {
2014 struct ocelot *ocelot = ds->priv;
2015
2016 return ocelot_port_set_default_prio(ocelot, port, prio);
2017 }
2018
felix_port_get_dscp_prio(struct dsa_switch * ds,int port,u8 dscp)2019 static int felix_port_get_dscp_prio(struct dsa_switch *ds, int port, u8 dscp)
2020 {
2021 struct ocelot *ocelot = ds->priv;
2022
2023 return ocelot_port_get_dscp_prio(ocelot, port, dscp);
2024 }
2025
felix_port_add_dscp_prio(struct dsa_switch * ds,int port,u8 dscp,u8 prio)2026 static int felix_port_add_dscp_prio(struct dsa_switch *ds, int port, u8 dscp,
2027 u8 prio)
2028 {
2029 struct ocelot *ocelot = ds->priv;
2030
2031 return ocelot_port_add_dscp_prio(ocelot, port, dscp, prio);
2032 }
2033
felix_port_del_dscp_prio(struct dsa_switch * ds,int port,u8 dscp,u8 prio)2034 static int felix_port_del_dscp_prio(struct dsa_switch *ds, int port, u8 dscp,
2035 u8 prio)
2036 {
2037 struct ocelot *ocelot = ds->priv;
2038
2039 return ocelot_port_del_dscp_prio(ocelot, port, dscp, prio);
2040 }
2041
felix_get_mm(struct dsa_switch * ds,int port,struct ethtool_mm_state * state)2042 static int felix_get_mm(struct dsa_switch *ds, int port,
2043 struct ethtool_mm_state *state)
2044 {
2045 struct ocelot *ocelot = ds->priv;
2046
2047 return ocelot_port_get_mm(ocelot, port, state);
2048 }
2049
felix_set_mm(struct dsa_switch * ds,int port,struct ethtool_mm_cfg * cfg,struct netlink_ext_ack * extack)2050 static int felix_set_mm(struct dsa_switch *ds, int port,
2051 struct ethtool_mm_cfg *cfg,
2052 struct netlink_ext_ack *extack)
2053 {
2054 struct ocelot *ocelot = ds->priv;
2055
2056 return ocelot_port_set_mm(ocelot, port, cfg, extack);
2057 }
2058
felix_get_mm_stats(struct dsa_switch * ds,int port,struct ethtool_mm_stats * stats)2059 static void felix_get_mm_stats(struct dsa_switch *ds, int port,
2060 struct ethtool_mm_stats *stats)
2061 {
2062 struct ocelot *ocelot = ds->priv;
2063
2064 ocelot_port_get_mm_stats(ocelot, port, stats);
2065 }
2066
2067 const struct dsa_switch_ops felix_switch_ops = {
2068 .get_tag_protocol = felix_get_tag_protocol,
2069 .change_tag_protocol = felix_change_tag_protocol,
2070 .connect_tag_protocol = felix_connect_tag_protocol,
2071 .setup = felix_setup,
2072 .teardown = felix_teardown,
2073 .set_ageing_time = felix_set_ageing_time,
2074 .get_mm = felix_get_mm,
2075 .set_mm = felix_set_mm,
2076 .get_mm_stats = felix_get_mm_stats,
2077 .get_stats64 = felix_get_stats64,
2078 .get_pause_stats = felix_get_pause_stats,
2079 .get_rmon_stats = felix_get_rmon_stats,
2080 .get_eth_ctrl_stats = felix_get_eth_ctrl_stats,
2081 .get_eth_mac_stats = felix_get_eth_mac_stats,
2082 .get_eth_phy_stats = felix_get_eth_phy_stats,
2083 .get_strings = felix_get_strings,
2084 .get_ethtool_stats = felix_get_ethtool_stats,
2085 .get_sset_count = felix_get_sset_count,
2086 .get_ts_info = felix_get_ts_info,
2087 .phylink_get_caps = felix_phylink_get_caps,
2088 .phylink_mac_select_pcs = felix_phylink_mac_select_pcs,
2089 .phylink_mac_link_down = felix_phylink_mac_link_down,
2090 .phylink_mac_link_up = felix_phylink_mac_link_up,
2091 .port_enable = felix_port_enable,
2092 .port_fast_age = felix_port_fast_age,
2093 .port_fdb_dump = felix_fdb_dump,
2094 .port_fdb_add = felix_fdb_add,
2095 .port_fdb_del = felix_fdb_del,
2096 .lag_fdb_add = felix_lag_fdb_add,
2097 .lag_fdb_del = felix_lag_fdb_del,
2098 .port_mdb_add = felix_mdb_add,
2099 .port_mdb_del = felix_mdb_del,
2100 .port_pre_bridge_flags = felix_pre_bridge_flags,
2101 .port_bridge_flags = felix_bridge_flags,
2102 .port_bridge_join = felix_bridge_join,
2103 .port_bridge_leave = felix_bridge_leave,
2104 .port_lag_join = felix_lag_join,
2105 .port_lag_leave = felix_lag_leave,
2106 .port_lag_change = felix_lag_change,
2107 .port_stp_state_set = felix_bridge_stp_state_set,
2108 .port_vlan_filtering = felix_vlan_filtering,
2109 .port_vlan_add = felix_vlan_add,
2110 .port_vlan_del = felix_vlan_del,
2111 .port_hwtstamp_get = felix_hwtstamp_get,
2112 .port_hwtstamp_set = felix_hwtstamp_set,
2113 .port_rxtstamp = felix_rxtstamp,
2114 .port_txtstamp = felix_txtstamp,
2115 .port_change_mtu = felix_change_mtu,
2116 .port_max_mtu = felix_get_max_mtu,
2117 .port_policer_add = felix_port_policer_add,
2118 .port_policer_del = felix_port_policer_del,
2119 .port_mirror_add = felix_port_mirror_add,
2120 .port_mirror_del = felix_port_mirror_del,
2121 .cls_flower_add = felix_cls_flower_add,
2122 .cls_flower_del = felix_cls_flower_del,
2123 .cls_flower_stats = felix_cls_flower_stats,
2124 .port_setup_tc = felix_port_setup_tc,
2125 .devlink_sb_pool_get = felix_sb_pool_get,
2126 .devlink_sb_pool_set = felix_sb_pool_set,
2127 .devlink_sb_port_pool_get = felix_sb_port_pool_get,
2128 .devlink_sb_port_pool_set = felix_sb_port_pool_set,
2129 .devlink_sb_tc_pool_bind_get = felix_sb_tc_pool_bind_get,
2130 .devlink_sb_tc_pool_bind_set = felix_sb_tc_pool_bind_set,
2131 .devlink_sb_occ_snapshot = felix_sb_occ_snapshot,
2132 .devlink_sb_occ_max_clear = felix_sb_occ_max_clear,
2133 .devlink_sb_occ_port_pool_get = felix_sb_occ_port_pool_get,
2134 .devlink_sb_occ_tc_port_bind_get= felix_sb_occ_tc_port_bind_get,
2135 .port_mrp_add = felix_mrp_add,
2136 .port_mrp_del = felix_mrp_del,
2137 .port_mrp_add_ring_role = felix_mrp_add_ring_role,
2138 .port_mrp_del_ring_role = felix_mrp_del_ring_role,
2139 .tag_8021q_vlan_add = felix_tag_8021q_vlan_add,
2140 .tag_8021q_vlan_del = felix_tag_8021q_vlan_del,
2141 .port_get_default_prio = felix_port_get_default_prio,
2142 .port_set_default_prio = felix_port_set_default_prio,
2143 .port_get_dscp_prio = felix_port_get_dscp_prio,
2144 .port_add_dscp_prio = felix_port_add_dscp_prio,
2145 .port_del_dscp_prio = felix_port_del_dscp_prio,
2146 .port_set_host_flood = felix_port_set_host_flood,
2147 .port_change_master = felix_port_change_master,
2148 };
2149 EXPORT_SYMBOL_GPL(felix_switch_ops);
2150
felix_port_to_netdev(struct ocelot * ocelot,int port)2151 struct net_device *felix_port_to_netdev(struct ocelot *ocelot, int port)
2152 {
2153 struct felix *felix = ocelot_to_felix(ocelot);
2154 struct dsa_switch *ds = felix->ds;
2155
2156 if (!dsa_is_user_port(ds, port))
2157 return NULL;
2158
2159 return dsa_to_port(ds, port)->slave;
2160 }
2161 EXPORT_SYMBOL_GPL(felix_port_to_netdev);
2162
felix_netdev_to_port(struct net_device * dev)2163 int felix_netdev_to_port(struct net_device *dev)
2164 {
2165 struct dsa_port *dp;
2166
2167 dp = dsa_port_from_netdev(dev);
2168 if (IS_ERR(dp))
2169 return -EINVAL;
2170
2171 return dp->index;
2172 }
2173 EXPORT_SYMBOL_GPL(felix_netdev_to_port);
2174
2175 MODULE_DESCRIPTION("Felix DSA library");
2176 MODULE_LICENSE("GPL");
2177