1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * Copyright 2007-2011 Freescale Semiconductor, Inc.
4  *
5  * (C) Copyright 2000
6  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7  */
8 
9 #include <common.h>
10 #include <clock_legacy.h>
11 #include <env.h>
12 #include <log.h>
13 #include <time.h>
14 #include <asm/global_data.h>
15 #include <linux/libfdt.h>
16 #include <fdt_support.h>
17 #include <asm/processor.h>
18 #include <linux/ctype.h>
19 #include <asm/io.h>
20 #include <asm/fsl_fdt.h>
21 #include <asm/fsl_portals.h>
22 #include <fsl_qbman.h>
23 #include <hwconfig.h>
24 #ifdef CONFIG_FSL_ESDHC
25 #include <fsl_esdhc.h>
26 #endif
27 #ifdef CONFIG_SYS_DPAA_FMAN
28 #include <fsl_fman.h>
29 #endif
30 
31 DECLARE_GLOBAL_DATA_PTR;
32 
33 extern void ft_qe_setup(void *blob);
34 extern void ft_fixup_num_cores(void *blob);
35 extern void ft_srio_setup(void *blob);
36 
37 #ifdef CONFIG_MP
38 #include "mp.h"
39 
ft_fixup_cpu(void * blob,u64 memory_limit)40 void ft_fixup_cpu(void *blob, u64 memory_limit)
41 {
42 	int off;
43 	phys_addr_t spin_tbl_addr = get_spin_phys_addr();
44 	u32 bootpg = determine_mp_bootpg(NULL);
45 	u32 id = get_my_id();
46 	const char *enable_method;
47 #if defined(T1040_TDM_QUIRK_CCSR_BASE)
48 	int ret;
49 	int tdm_hwconfig_enabled = 0;
50 	char buffer[HWCONFIG_BUFFER_SIZE] = {0};
51 #endif
52 
53 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
54 	while (off != -FDT_ERR_NOTFOUND) {
55 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
56 
57 		if (reg) {
58 			u32 phys_cpu_id = thread_to_core(*reg);
59 			u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
60 			val = cpu_to_fdt64(val);
61 			if (*reg == id) {
62 				fdt_setprop_string(blob, off, "status",
63 								"okay");
64 			} else {
65 				fdt_setprop_string(blob, off, "status",
66 								"disabled");
67 			}
68 
69 			if (hold_cores_in_reset(0)) {
70 #ifdef CONFIG_FSL_CORENET
71 				/* Cores held in reset, use BRR to release */
72 				enable_method = "fsl,brr-holdoff";
73 #else
74 				/* Cores held in reset, use EEBPCR to release */
75 				enable_method = "fsl,eebpcr-holdoff";
76 #endif
77 			} else {
78 				/* Cores out of reset and in a spin-loop */
79 				enable_method = "spin-table";
80 
81 				fdt_setprop(blob, off, "cpu-release-addr",
82 						&val, sizeof(val));
83 			}
84 
85 			fdt_setprop_string(blob, off, "enable-method",
86 							enable_method);
87 		} else {
88 			printf ("cpu NULL\n");
89 		}
90 		off = fdt_node_offset_by_prop_value(blob, off,
91 				"device_type", "cpu", 4);
92 	}
93 
94 #if defined(T1040_TDM_QUIRK_CCSR_BASE)
95 #define	CONFIG_MEM_HOLE_16M	0x1000000
96 	/*
97 	 * Extract hwconfig from environment.
98 	 * Search for tdm entry in hwconfig.
99 	 */
100 	ret = env_get_f("hwconfig", buffer, sizeof(buffer));
101 	if (ret > 0)
102 		tdm_hwconfig_enabled = hwconfig_f("tdm", buffer);
103 
104 	/* Reserve the memory hole created by TDM LAW, so OSes dont use it */
105 	if (tdm_hwconfig_enabled) {
106 		off = fdt_add_mem_rsv(blob, T1040_TDM_QUIRK_CCSR_BASE,
107 				      CONFIG_MEM_HOLE_16M);
108 		if (off < 0)
109 			printf("Failed  to reserve memory for tdm: %s\n",
110 			       fdt_strerror(off));
111 	}
112 #endif
113 
114 	/* Reserve the boot page so OSes dont use it */
115 	if ((u64)bootpg < memory_limit) {
116 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
117 		if (off < 0)
118 			printf("Failed to reserve memory for bootpg: %s\n",
119 				fdt_strerror(off));
120 	}
121 
122 #ifndef CONFIG_MPC8xxx_DISABLE_BPTR
123 	/*
124 	 * Reserve the default boot page so OSes dont use it.
125 	 * The default boot page is always mapped to bootpg above using
126 	 * boot page translation.
127 	 */
128 	if (0xfffff000ull < memory_limit) {
129 		off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
130 		if (off < 0) {
131 			printf("Failed to reserve memory for 0xfffff000: %s\n",
132 				fdt_strerror(off));
133 		}
134 	}
135 #endif
136 
137 	/* Reserve spin table page */
138 	if (spin_tbl_addr < memory_limit) {
139 		off = fdt_add_mem_rsv(blob,
140 			(spin_tbl_addr & ~0xffful), 4096);
141 		if (off < 0)
142 			printf("Failed to reserve memory for spin table: %s\n",
143 				fdt_strerror(off));
144 	}
145 #ifdef CONFIG_DEEP_SLEEP
146 #ifdef CONFIG_SPL_MMC_BOOT
147 	off = fdt_add_mem_rsv(blob, CONFIG_SYS_MMC_U_BOOT_START,
148 		CONFIG_SYS_MMC_U_BOOT_SIZE);
149 	if (off < 0)
150 		printf("Failed to reserve memory for SD deep sleep: %s\n",
151 		       fdt_strerror(off));
152 #elif defined(CONFIG_SPL_SPI_BOOT)
153 	off = fdt_add_mem_rsv(blob, CONFIG_SYS_SPI_FLASH_U_BOOT_START,
154 		CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE);
155 	if (off < 0)
156 		printf("Failed to reserve memory for SPI deep sleep: %s\n",
157 		       fdt_strerror(off));
158 #endif
159 #endif
160 }
161 #endif
162 
163 #ifdef CONFIG_SYS_FSL_CPC
ft_fixup_l3cache(void * blob,int off)164 static inline void ft_fixup_l3cache(void *blob, int off)
165 {
166 	u32 line_size, num_ways, size, num_sets;
167 	cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
168 	u32 cfg0 = in_be32(&cpc->cpccfg0);
169 
170 	size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
171 	num_ways = CPC_CFG0_NUM_WAYS(cfg0);
172 	line_size = CPC_CFG0_LINE_SZ(cfg0);
173 	num_sets = size / (line_size * num_ways);
174 
175 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
176 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
177 	fdt_setprop_cell(blob, off, "cache-size", size);
178 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
179 	fdt_setprop_cell(blob, off, "cache-level", 3);
180 #ifdef CONFIG_SYS_CACHE_STASHING
181 	fdt_setprop_cell(blob, off, "cache-stash-id", 1);
182 #endif
183 }
184 #else
185 #define ft_fixup_l3cache(x, y)
186 #endif
187 
188 #if defined(CONFIG_L2_CACHE) || \
189 	defined(CONFIG_BACKSIDE_L2_CACHE) || \
190 	defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
ft_fixup_l2cache_compatible(void * blob,int off)191 static inline void ft_fixup_l2cache_compatible(void *blob, int off)
192 {
193 	int len;
194 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
195 
196 	if (cpu) {
197 		char buf[40];
198 
199 		if (isdigit(cpu->name[0])) {
200 			/* MPCxxxx, where xxxx == 4-digit number */
201 			len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
202 				cpu->name) + 1;
203 		} else {
204 			/* Pxxxx or Txxxx, where xxxx == 4-digit number */
205 			len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
206 			tolower(cpu->name[0]), cpu->name + 1) + 1;
207 		}
208 
209 		/*
210 		 * append "cache" after the NULL character that the previous
211 		 * sprintf wrote.  This is how a device tree stores multiple
212 		 * strings in a property.
213 		 */
214 		len += sprintf(buf + len, "cache") + 1;
215 
216 		fdt_setprop(blob, off, "compatible", buf, len);
217 	}
218 }
219 #endif
220 
221 #if defined(CONFIG_L2_CACHE)
222 /* return size in kilobytes */
l2cache_size(void)223 static inline u32 l2cache_size(void)
224 {
225 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
226 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
227 	u32 ver = SVR_SOC_VER(get_svr());
228 
229 	switch (l2siz_field) {
230 	case 0x0:
231 		break;
232 	case 0x1:
233 		if (ver == SVR_8540 || ver == SVR_8560   ||
234 		    ver == SVR_8541 || ver == SVR_8555)
235 			return 128;
236 		else
237 			return 256;
238 		break;
239 	case 0x2:
240 		if (ver == SVR_8540 || ver == SVR_8560   ||
241 		    ver == SVR_8541 || ver == SVR_8555)
242 			return 256;
243 		else
244 			return 512;
245 		break;
246 	case 0x3:
247 		return 1024;
248 		break;
249 	}
250 
251 	return 0;
252 }
253 
ft_fixup_l2cache(void * blob)254 static inline void ft_fixup_l2cache(void *blob)
255 {
256 	int off;
257 	u32 *ph;
258 
259 	const u32 line_size = 32;
260 	const u32 num_ways = 8;
261 	const u32 size = l2cache_size() * 1024;
262 	const u32 num_sets = size / (line_size * num_ways);
263 
264 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
265 	if (off < 0) {
266 		debug("no cpu node fount\n");
267 		return;
268 	}
269 
270 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
271 
272 	if (ph == NULL) {
273 		debug("no next-level-cache property\n");
274 		return ;
275 	}
276 
277 	off = fdt_node_offset_by_phandle(blob, *ph);
278 	if (off < 0) {
279 		printf("%s: %s\n", __func__, fdt_strerror(off));
280 		return ;
281 	}
282 
283 	ft_fixup_l2cache_compatible(blob, off);
284 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
285 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
286 	fdt_setprop_cell(blob, off, "cache-size", size);
287 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
288 	fdt_setprop_cell(blob, off, "cache-level", 2);
289 
290 	/* we dont bother w/L3 since no platform of this type has one */
291 }
292 #elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
293 	defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
ft_fixup_l2cache(void * blob)294 static inline void ft_fixup_l2cache(void *blob)
295 {
296 	int off, l2_off, l3_off = -1;
297 	u32 *ph;
298 #ifdef	CONFIG_BACKSIDE_L2_CACHE
299 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
300 #else
301 	struct ccsr_cluster_l2 *l2cache =
302 		(struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
303 	u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
304 #endif
305 	u32 size, line_size, num_ways, num_sets;
306 	int has_l2 = 1;
307 
308 	/* P2040/P2040E has no L2, so dont set any L2 props */
309 	if (SVR_SOC_VER(get_svr()) == SVR_P2040)
310 		has_l2 = 0;
311 
312 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
313 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
314 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
315 	num_sets = size / (line_size * num_ways);
316 
317 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
318 
319 	while (off != -FDT_ERR_NOTFOUND) {
320 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
321 
322 		if (ph == NULL) {
323 			debug("no next-level-cache property\n");
324 			goto next;
325 		}
326 
327 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
328 		if (l2_off < 0) {
329 			printf("%s: %s\n", __func__, fdt_strerror(off));
330 			goto next;
331 		}
332 
333 		if (has_l2) {
334 #ifdef CONFIG_SYS_CACHE_STASHING
335 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
336 #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
337 			/* Only initialize every eighth thread */
338 			if (reg && !((*reg) % 8)) {
339 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
340 						 (*reg / 4) + 32 + 1);
341 			}
342 #else
343 			if (reg) {
344 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
345 						 (*reg * 2) + 32 + 1);
346 			}
347 #endif
348 #endif
349 
350 			fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
351 			fdt_setprop_cell(blob, l2_off, "cache-block-size",
352 						line_size);
353 			fdt_setprop_cell(blob, l2_off, "cache-size", size);
354 			fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
355 			fdt_setprop_cell(blob, l2_off, "cache-level", 2);
356 			ft_fixup_l2cache_compatible(blob, l2_off);
357 		}
358 
359 		if (l3_off < 0) {
360 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
361 
362 			if (ph == NULL) {
363 				debug("no next-level-cache property\n");
364 				goto next;
365 			}
366 			l3_off = *ph;
367 		}
368 next:
369 		off = fdt_node_offset_by_prop_value(blob, off,
370 				"device_type", "cpu", 4);
371 	}
372 	if (l3_off > 0) {
373 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
374 		if (l3_off < 0) {
375 			printf("%s: %s\n", __func__, fdt_strerror(off));
376 			return ;
377 		}
378 		ft_fixup_l3cache(blob, l3_off);
379 	}
380 }
381 #else
382 #define ft_fixup_l2cache(x)
383 #endif
384 
ft_fixup_cache(void * blob)385 static inline void ft_fixup_cache(void *blob)
386 {
387 	int off;
388 
389 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
390 
391 	while (off != -FDT_ERR_NOTFOUND) {
392 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
393 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
394 		u32 isize, iline_size, inum_sets, inum_ways;
395 		u32 dsize, dline_size, dnum_sets, dnum_ways;
396 
397 		/* d-side config */
398 		dsize = (l1cfg0 & 0x7ff) * 1024;
399 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
400 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
401 		dnum_sets = dsize / (dline_size * dnum_ways);
402 
403 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
404 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
405 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
406 
407 #ifdef CONFIG_SYS_CACHE_STASHING
408 		{
409 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
410 			if (reg)
411 				fdt_setprop_cell(blob, off, "cache-stash-id",
412 					 (*reg * 2) + 32 + 0);
413 		}
414 #endif
415 
416 		/* i-side config */
417 		isize = (l1cfg1 & 0x7ff) * 1024;
418 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
419 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
420 		inum_sets = isize / (iline_size * inum_ways);
421 
422 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
423 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
424 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
425 
426 		off = fdt_node_offset_by_prop_value(blob, off,
427 				"device_type", "cpu", 4);
428 	}
429 
430 	ft_fixup_l2cache(blob);
431 }
432 
433 
fdt_add_enet_stashing(void * fdt)434 void fdt_add_enet_stashing(void *fdt)
435 {
436 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
437 
438 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
439 
440 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
441 	do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
442 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
443 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
444 }
445 
446 #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
447 #ifdef CONFIG_SYS_DPAA_FMAN
ft_fixup_clks(void * blob,const char * compat,u32 offset,unsigned long freq)448 static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
449 			  unsigned long freq)
450 {
451 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
452 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
453 
454 	if (off >= 0) {
455 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
456 		if (off > 0)
457 			printf("WARNING enable to set clock-frequency "
458 				"for %s: %s\n", compat, fdt_strerror(off));
459 	}
460 }
461 #endif
462 
ft_fixup_dpaa_clks(void * blob)463 static void ft_fixup_dpaa_clks(void *blob)
464 {
465 	sys_info_t sysinfo;
466 
467 	get_sys_info(&sysinfo);
468 #ifdef CONFIG_SYS_DPAA_FMAN
469 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
470 			sysinfo.freq_fman[0]);
471 
472 #if (CONFIG_SYS_NUM_FMAN == 2)
473 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
474 			sysinfo.freq_fman[1]);
475 #endif
476 #endif
477 
478 #ifdef CONFIG_SYS_DPAA_QBMAN
479 	do_fixup_by_compat_u32(blob, "fsl,qman",
480 			"clock-frequency", sysinfo.freq_qman, 1);
481 #endif
482 
483 #ifdef CONFIG_SYS_DPAA_PME
484 	do_fixup_by_compat_u32(blob, "fsl,pme",
485 		"clock-frequency", sysinfo.freq_pme, 1);
486 #endif
487 }
488 #else
489 #define ft_fixup_dpaa_clks(x)
490 #endif
491 
492 #ifdef CONFIG_QE
ft_fixup_qe_snum(void * blob)493 static void ft_fixup_qe_snum(void *blob)
494 {
495 	unsigned int svr;
496 
497 	svr = mfspr(SPRN_SVR);
498 	if (SVR_SOC_VER(svr) == SVR_8569) {
499 		if(IS_SVR_REV(svr, 1, 0))
500 			do_fixup_by_compat_u32(blob, "fsl,qe",
501 				"fsl,qe-num-snums", 46, 1);
502 		else
503 			do_fixup_by_compat_u32(blob, "fsl,qe",
504 				"fsl,qe-num-snums", 76, 1);
505 	}
506 }
507 #endif
508 
509 #if defined(CONFIG_ARCH_P4080)
fdt_fixup_usb(void * fdt)510 static void fdt_fixup_usb(void *fdt)
511 {
512 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
513 	u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
514 	int off;
515 
516 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
517 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
518 				FSL_CORENET_RCWSR11_EC1_FM1_USB1)
519 		fdt_status_disabled(fdt, off);
520 
521 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
522 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
523 				FSL_CORENET_RCWSR11_EC2_USB2)
524 		fdt_status_disabled(fdt, off);
525 }
526 #else
527 #define fdt_fixup_usb(x)
528 #endif
529 
530 #if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T4240)
fdt_fixup_dma3(void * blob)531 void fdt_fixup_dma3(void *blob)
532 {
533 	/* the 3rd DMA is not functional if SRIO2 is chosen */
534 	int nodeoff;
535 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
536 
537 #define CONFIG_SYS_ELO3_DMA3 (0xffe000000 + 0x102300)
538 #if defined(CONFIG_ARCH_T2080)
539 	u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
540 				    FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
541 	srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
542 
543 	switch (srds_prtcl_s2) {
544 	case 0x29:
545 	case 0x2d:
546 	case 0x2e:
547 #elif defined(CONFIG_ARCH_T4240)
548 	u32 srds_prtcl_s4 = in_be32(&gur->rcwsr[4]) &
549 				    FSL_CORENET2_RCWSR4_SRDS4_PRTCL;
550 	srds_prtcl_s4 >>= FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT;
551 
552 	switch (srds_prtcl_s4) {
553 	case 6:
554 	case 8:
555 	case 14:
556 	case 16:
557 #endif
558 		nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,elo3-dma",
559 							CONFIG_SYS_ELO3_DMA3);
560 		if (nodeoff > 0)
561 			fdt_status_disabled(blob, nodeoff);
562 		else
563 			printf("WARNING: unable to disable dma3\n");
564 		break;
565 	default:
566 		break;
567 	}
568 }
569 #else
570 #define fdt_fixup_dma3(x)
571 #endif
572 
573 #if defined(CONFIG_ARCH_T1040)
574 static void fdt_fixup_l2_switch(void *blob)
575 {
576 	uchar l2swaddr[6];
577 	int node;
578 
579 	/* The l2switch node from device-tree has
580 	 * compatible string "vitesse-9953" */
581 	node = fdt_node_offset_by_compatible(blob, -1, "vitesse-9953");
582 	if (node == -FDT_ERR_NOTFOUND)
583 		/* no l2switch node has been found */
584 		return;
585 
586 	/* Get MAC address for the l2switch from "l2switchaddr"*/
587 	if (!eth_env_get_enetaddr("l2switchaddr", l2swaddr)) {
588 		printf("Warning: MAC address for l2switch not found\n");
589 		memset(l2swaddr, 0, sizeof(l2swaddr));
590 	}
591 
592 	/* Add MAC address to l2switch node */
593 	fdt_setprop(blob, node, "local-mac-address", l2swaddr,
594 		    sizeof(l2swaddr));
595 }
596 #else
597 #define fdt_fixup_l2_switch(x)
598 #endif
599 
600 void ft_cpu_setup(void *blob, struct bd_info *bd)
601 {
602 	int off;
603 	int val;
604 	int len;
605 	sys_info_t sysinfo;
606 
607 	/* delete crypto node if not on an E-processor */
608 	if (!IS_E_PROCESSOR(get_svr()))
609 		fdt_fixup_crypto_node(blob, 0);
610 #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
611 	else {
612 		ccsr_sec_t __iomem *sec;
613 
614 		sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
615 		fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
616 	}
617 #endif
618 
619 	fdt_add_enet_stashing(blob);
620 
621 #ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
622 #define CONFIG_FSL_TBCLK_EXTRA_DIV 1
623 #endif
624 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
625 		"timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
626 		1);
627 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
628 		"bus-frequency", bd->bi_busfreq, 1);
629 	get_sys_info(&sysinfo);
630 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
631 	while (off != -FDT_ERR_NOTFOUND) {
632 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
633 		val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
634 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
635 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
636 							"cpu", 4);
637 	}
638 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
639 		"bus-frequency", bd->bi_busfreq, 1);
640 
641 #ifdef CONFIG_QE
642 	ft_qe_setup(blob);
643 	ft_fixup_qe_snum(blob);
644 #endif
645 
646 #ifdef CONFIG_SYS_DPAA_FMAN
647 	fdt_fixup_fman_firmware(blob);
648 #endif
649 
650 #ifdef CONFIG_SYS_NS16550
651 	do_fixup_by_compat_u32(blob, "ns16550",
652 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
653 #endif
654 
655 #ifdef CONFIG_CPM2
656 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
657 		"current-speed", gd->baudrate, 1);
658 
659 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
660 		"clock-frequency", bd->bi_brgfreq, 1);
661 #endif
662 
663 #ifdef CONFIG_FSL_CORENET
664 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
665 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
666 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
667 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
668 	do_fixup_by_compat_u32(blob, "fsl,mpic",
669 		"clock-frequency", get_bus_freq(0)/2, 1);
670 #else
671 	do_fixup_by_compat_u32(blob, "fsl,mpic",
672 		"clock-frequency", get_bus_freq(0), 1);
673 #endif
674 
675 	fdt_fixup_memory(blob, (u64)gd->ram_base, (u64)gd->ram_size);
676 
677 #ifdef CONFIG_MP
678 	ft_fixup_cpu(blob, (u64)gd->ram_base + (u64)gd->ram_size);
679 	ft_fixup_num_cores(blob);
680 #endif
681 
682 	ft_fixup_cache(blob);
683 
684 #if defined(CONFIG_FSL_ESDHC)
685 	fdt_fixup_esdhc(blob, bd);
686 #endif
687 
688 	ft_fixup_dpaa_clks(blob);
689 
690 #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
691 	fdt_portal(blob, "fsl,bman-portal", "bman-portals",
692 			(u64)CONFIG_SYS_BMAN_MEM_PHYS,
693 			CONFIG_SYS_BMAN_MEM_SIZE);
694 	fdt_fixup_bportals(blob);
695 #endif
696 
697 #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
698 	fdt_portal(blob, "fsl,qman-portal", "qman-portals",
699 			(u64)CONFIG_SYS_QMAN_MEM_PHYS,
700 			CONFIG_SYS_QMAN_MEM_SIZE);
701 
702 	fdt_fixup_qportals(blob);
703 #endif
704 
705 #ifdef CONFIG_SYS_SRIO
706 	ft_srio_setup(blob);
707 #endif
708 
709 	/*
710 	 * system-clock = CCB clock/2
711 	 * Here gd->bus_clk = CCB clock
712 	 * We are using the system clock as 1588 Timer reference
713 	 * clock source select
714 	 */
715 	do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
716 			"timer-frequency", gd->bus_clk/2, 1);
717 
718 	/*
719 	 * clock-freq should change to clock-frequency and
720 	 * flexcan-v1.0 should change to p1010-flexcan respectively
721 	 * in the future.
722 	 */
723 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
724 			"clock_freq", gd->bus_clk/2, 1);
725 
726 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
727 			"clock-frequency", gd->bus_clk/2, 1);
728 
729 	do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
730 			"clock-frequency", gd->bus_clk/2, 1);
731 
732 	fdt_fixup_usb(blob);
733 
734 	fdt_fixup_l2_switch(blob);
735 
736 	fdt_fixup_dma3(blob);
737 }
738 
739 /*
740  * For some CCSR devices, we only have the virtual address, not the physical
741  * address.  This is because we map CCSR as a whole, so we typically don't need
742  * a macro for the physical address of any device within CCSR.  In this case,
743  * we calculate the physical address of that device using it's the difference
744  * between the virtual address of the device and the virtual address of the
745  * beginning of CCSR.
746  */
747 #define CCSR_VIRT_TO_PHYS(x) \
748 	(CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
749 
750 static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
751 {
752 	printf("Warning: U-Boot configured %s at address %llx,\n"
753 	       "but the device tree has it at %llx\n", name, uaddr, daddr);
754 }
755 
756 /*
757  * Verify the device tree
758  *
759  * This function compares several CONFIG_xxx macros that contain physical
760  * addresses with the corresponding nodes in the device tree, to see if
761  * the physical addresses are all correct.  For example, if
762  * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
763  * of the first UART.  We convert this to a physical address and compare
764  * that with the physical address of the first ns16550-compatible node
765  * in the device tree.  If they don't match, then we display a warning.
766  *
767  * Returns 1 on success, 0 on failure
768  */
769 int ft_verify_fdt(void *fdt)
770 {
771 	uint64_t addr = 0;
772 	int aliases;
773 	int off;
774 
775 	/* First check the CCSR base address */
776 	off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
777 	if (off > 0) {
778 		int size;
779 		u32 naddr;
780 		const fdt32_t *prop;
781 
782 		naddr = fdt_address_cells(fdt, off);
783 		prop = fdt_getprop(fdt, off, "ranges", &size);
784 		addr = fdt_translate_address(fdt, off, prop + naddr);
785 	}
786 
787 	if (!addr) {
788 		printf("Warning: could not determine base CCSR address in "
789 		       "device tree\n");
790 		/* No point in checking anything else */
791 		return 0;
792 	}
793 
794 	if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
795 		msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
796 		/* No point in checking anything else */
797 		return 0;
798 	}
799 
800 	/*
801 	 * Check some nodes via aliases.  We assume that U-Boot and the device
802 	 * tree enumerate the devices equally.  E.g. the first serial port in
803 	 * U-Boot is the same as "serial0" in the device tree.
804 	 */
805 	aliases = fdt_path_offset(fdt, "/aliases");
806 	if (aliases > 0) {
807 #ifdef CONFIG_SYS_NS16550_COM1
808 		if (!fdt_verify_alias_address(fdt, aliases, "serial0",
809 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
810 			return 0;
811 #endif
812 
813 #ifdef CONFIG_SYS_NS16550_COM2
814 		if (!fdt_verify_alias_address(fdt, aliases, "serial1",
815 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
816 			return 0;
817 #endif
818 	}
819 
820 	/*
821 	 * The localbus node is typically a root node, even though the lbc
822 	 * controller is part of CCSR.  If we were to put the lbc node under
823 	 * the SOC node, then the 'ranges' property in the lbc node would
824 	 * translate through the 'ranges' property of the parent SOC node, and
825 	 * we don't want that.  Since it's a separate node, it's possible for
826 	 * the 'reg' property to be wrong, so check it here.  For now, we
827 	 * only check for "fsl,elbc" nodes.
828 	 */
829 #ifdef CONFIG_SYS_LBC_ADDR
830 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
831 	if (off > 0) {
832 		const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
833 		if (reg) {
834 			uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
835 
836 			addr = fdt_translate_address(fdt, off, reg);
837 			if (uaddr != addr) {
838 				msg("the localbus", uaddr, addr);
839 				return 0;
840 			}
841 		}
842 	}
843 #endif
844 
845 	return 1;
846 }
847 
848 void fdt_del_diu(void *blob)
849 {
850 	int nodeoff = 0;
851 
852 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
853 				"fsl,diu")) >= 0) {
854 		fdt_del_node(blob, nodeoff);
855 	}
856 }
857