1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4  * Andreas Heppel <aheppel@sysgo.de>
5  *
6  * (C) Copyright 2002
7  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8  */
9 
10 #ifndef _PCI_H
11 #define _PCI_H
12 
13 #define PCI_CFG_SPACE_SIZE	256
14 #define PCI_CFG_SPACE_EXP_SIZE	4096
15 
16 /*
17  * Under PCI, each device has 256 bytes of configuration address space,
18  * of which the first 64 bytes are standardized as follows:
19  */
20 #define PCI_STD_HEADER_SIZEOF	64
21 #define PCI_VENDOR_ID		0x00	/* 16 bits */
22 #define PCI_DEVICE_ID		0x02	/* 16 bits */
23 #define PCI_COMMAND		0x04	/* 16 bits */
24 #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
25 #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
26 #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
27 #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
28 #define  PCI_COMMAND_INVALIDATE 0x10	/* Use memory write and invalidate */
29 #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
30 #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
31 #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
32 #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
33 #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
34 
35 #define PCI_STATUS		0x06	/* 16 bits */
36 #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
37 #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
38 #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
39 #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
40 #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
41 #define  PCI_STATUS_DEVSEL_MASK 0x600	/* DEVSEL timing */
42 #define  PCI_STATUS_DEVSEL_FAST 0x000
43 #define  PCI_STATUS_DEVSEL_MEDIUM 0x200
44 #define  PCI_STATUS_DEVSEL_SLOW 0x400
45 #define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46 #define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47 #define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48 #define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49 #define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50 
51 #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8
52 					   revision */
53 #define PCI_REVISION_ID		0x08	/* Revision ID */
54 #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
55 #define PCI_CLASS_DEVICE	0x0a	/* Device class */
56 #define PCI_CLASS_CODE		0x0b	/* Device class code */
57 #define  PCI_CLASS_CODE_TOO_OLD	0x00
58 #define  PCI_CLASS_CODE_STORAGE 0x01
59 #define  PCI_CLASS_CODE_NETWORK 0x02
60 #define  PCI_CLASS_CODE_DISPLAY	0x03
61 #define  PCI_CLASS_CODE_MULTIMEDIA 0x04
62 #define  PCI_CLASS_CODE_MEMORY	0x05
63 #define  PCI_CLASS_CODE_BRIDGE	0x06
64 #define  PCI_CLASS_CODE_COMM	0x07
65 #define  PCI_CLASS_CODE_PERIPHERAL 0x08
66 #define  PCI_CLASS_CODE_INPUT	0x09
67 #define  PCI_CLASS_CODE_DOCKING	0x0A
68 #define  PCI_CLASS_CODE_PROCESSOR 0x0B
69 #define  PCI_CLASS_CODE_SERIAL	0x0C
70 #define  PCI_CLASS_CODE_WIRELESS 0x0D
71 #define  PCI_CLASS_CODE_I2O	0x0E
72 #define  PCI_CLASS_CODE_SATELLITE 0x0F
73 #define  PCI_CLASS_CODE_CRYPTO	0x10
74 #define  PCI_CLASS_CODE_DATA	0x11
75 /* Base Class 0x12 - 0xFE is reserved */
76 #define  PCI_CLASS_CODE_OTHER	0xFF
77 
78 #define PCI_CLASS_SUB_CODE	0x0a	/* Device sub-class code */
79 #define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA	0x00
80 #define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA		0x01
81 #define  PCI_CLASS_SUB_CODE_STORAGE_SCSI	0x00
82 #define  PCI_CLASS_SUB_CODE_STORAGE_IDE		0x01
83 #define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY	0x02
84 #define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS	0x03
85 #define  PCI_CLASS_SUB_CODE_STORAGE_RAID	0x04
86 #define  PCI_CLASS_SUB_CODE_STORAGE_ATA		0x05
87 #define  PCI_CLASS_SUB_CODE_STORAGE_SATA	0x06
88 #define  PCI_CLASS_SUB_CODE_STORAGE_SAS		0x07
89 #define  PCI_CLASS_SUB_CODE_STORAGE_OTHER	0x80
90 #define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET	0x00
91 #define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING	0x01
92 #define  PCI_CLASS_SUB_CODE_NETWORK_FDDI	0x02
93 #define  PCI_CLASS_SUB_CODE_NETWORK_ATM		0x03
94 #define  PCI_CLASS_SUB_CODE_NETWORK_ISDN	0x04
95 #define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP	0x05
96 #define  PCI_CLASS_SUB_CODE_NETWORK_PICMG	0x06
97 #define  PCI_CLASS_SUB_CODE_NETWORK_OTHER	0x80
98 #define  PCI_CLASS_SUB_CODE_DISPLAY_VGA		0x00
99 #define  PCI_CLASS_SUB_CODE_DISPLAY_XGA		0x01
100 #define  PCI_CLASS_SUB_CODE_DISPLAY_3D		0x02
101 #define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER	0x80
102 #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO	0x00
103 #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO	0x01
104 #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE	0x02
105 #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER	0x80
106 #define  PCI_CLASS_SUB_CODE_MEMORY_RAM		0x00
107 #define  PCI_CLASS_SUB_CODE_MEMORY_FLASH	0x01
108 #define  PCI_CLASS_SUB_CODE_MEMORY_OTHER	0x80
109 #define  PCI_CLASS_SUB_CODE_BRIDGE_HOST		0x00
110 #define  PCI_CLASS_SUB_CODE_BRIDGE_ISA		0x01
111 #define  PCI_CLASS_SUB_CODE_BRIDGE_EISA		0x02
112 #define  PCI_CLASS_SUB_CODE_BRIDGE_MCA		0x03
113 #define  PCI_CLASS_SUB_CODE_BRIDGE_PCI		0x04
114 #define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA	0x05
115 #define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS	0x06
116 #define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS	0x07
117 #define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY	0x08
118 #define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI	0x09
119 #define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND	0x0A
120 #define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER	0x80
121 #define  PCI_CLASS_SUB_CODE_COMM_SERIAL		0x00
122 #define  PCI_CLASS_SUB_CODE_COMM_PARALLEL	0x01
123 #define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT	0x02
124 #define  PCI_CLASS_SUB_CODE_COMM_MODEM		0x03
125 #define  PCI_CLASS_SUB_CODE_COMM_GPIB		0x04
126 #define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD	0x05
127 #define  PCI_CLASS_SUB_CODE_COMM_OTHER		0x80
128 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC	0x00
129 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA	0x01
130 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER	0x02
131 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC	0x03
132 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG	0x04
133 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD	0x05
134 #define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER	0x80
135 #define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD	0x00
136 #define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER	0x01
137 #define  PCI_CLASS_SUB_CODE_INPUT_MOUSE		0x02
138 #define  PCI_CLASS_SUB_CODE_INPUT_SCANNER	0x03
139 #define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT	0x04
140 #define  PCI_CLASS_SUB_CODE_INPUT_OTHER		0x80
141 #define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC	0x00
142 #define  PCI_CLASS_SUB_CODE_DOCKING_OTHER	0x80
143 #define  PCI_CLASS_SUB_CODE_PROCESSOR_386	0x00
144 #define  PCI_CLASS_SUB_CODE_PROCESSOR_486	0x01
145 #define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM	0x02
146 #define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA	0x10
147 #define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC	0x20
148 #define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS	0x30
149 #define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC	0x40
150 #define  PCI_CLASS_SUB_CODE_SERIAL_1394		0x00
151 #define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS	0x01
152 #define  PCI_CLASS_SUB_CODE_SERIAL_SSA		0x02
153 #define  PCI_CLASS_SUB_CODE_SERIAL_USB		0x03
154 #define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN	0x04
155 #define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS	0x05
156 #define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND	0x06
157 #define  PCI_CLASS_SUB_CODE_SERIAL_IPMI		0x07
158 #define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS	0x08
159 #define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS	0x09
160 #define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA	0x00
161 #define  PCI_CLASS_SUB_CODE_WIRELESS_IR		0x01
162 #define  PCI_CLASS_SUB_CODE_WIRELESS_RF		0x10
163 #define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH	0x11
164 #define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND	0x12
165 #define  PCI_CLASS_SUB_CODE_WIRELESS_80211A	0x20
166 #define  PCI_CLASS_SUB_CODE_WIRELESS_80211B	0x21
167 #define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER	0x80
168 #define  PCI_CLASS_SUB_CODE_I2O_V1_0		0x00
169 #define  PCI_CLASS_SUB_CODE_SATELLITE_TV	0x01
170 #define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO	0x02
171 #define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE	0x03
172 #define  PCI_CLASS_SUB_CODE_SATELLITE_DATA	0x04
173 #define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK	0x00
174 #define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175 #define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER	0x80
176 #define  PCI_CLASS_SUB_CODE_DATA_DPIO		0x00
177 #define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR	0x01
178 #define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC	0x10
179 #define  PCI_CLASS_SUB_CODE_DATA_MGMT		0x20
180 #define  PCI_CLASS_SUB_CODE_DATA_OTHER		0x80
181 
182 #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
183 #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
184 #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
185 #define  PCI_HEADER_TYPE_NORMAL 0
186 #define  PCI_HEADER_TYPE_BRIDGE 1
187 #define  PCI_HEADER_TYPE_CARDBUS 2
188 
189 #define PCI_BIST		0x0f	/* 8 bits */
190 #define PCI_BIST_CODE_MASK	0x0f	/* Return result */
191 #define PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
192 #define PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
193 
194 /*
195  * Base addresses specify locations in memory or I/O space.
196  * Decoded size can be determined by writing a value of
197  * 0xffffffff to the register, and reading it back.  Only
198  * 1 bits are decoded.
199  */
200 #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
201 #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
202 #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
203 #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
204 #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
205 #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
206 #define  PCI_BASE_ADDRESS_SPACE 0x01	/* 0 = memory, 1 = I/O */
207 #define  PCI_BASE_ADDRESS_SPACE_IO 0x01
208 #define  PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209 #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210 #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
211 #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
212 #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
213 #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
214 #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fULL)
215 #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03ULL)
216 /* bit 1 is reserved if address_space = 1 */
217 
218 /* Convert a regsister address (e.g. PCI_BASE_ADDRESS_1) to a bar # (e.g. 1) */
219 #define pci_offset_to_barnum(offset)	\
220 		(((offset) - PCI_BASE_ADDRESS_0) / sizeof(u32))
221 
222 /* Header type 0 (normal devices) */
223 #define PCI_CARDBUS_CIS		0x28
224 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
225 #define PCI_SUBSYSTEM_ID	0x2e
226 #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
227 #define  PCI_ROM_ADDRESS_ENABLE 0x01
228 #define PCI_ROM_ADDRESS_MASK	(~0x7ffULL)
229 
230 #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
231 
232 /* 0x35-0x3b are reserved */
233 #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
234 #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
235 #define PCI_MIN_GNT		0x3e	/* 8 bits */
236 #define PCI_MAX_LAT		0x3f	/* 8 bits */
237 
238 #define PCI_INTERRUPT_LINE_DISABLE	0xff
239 
240 /* Header type 1 (PCI-to-PCI bridges) */
241 #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
242 #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
243 #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
244 #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
245 #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
246 #define PCI_IO_LIMIT		0x1d
247 #define  PCI_IO_RANGE_TYPE_MASK 0x0f	/* I/O bridging type */
248 #define  PCI_IO_RANGE_TYPE_16	0x00
249 #define  PCI_IO_RANGE_TYPE_32	0x01
250 #define  PCI_IO_RANGE_MASK	~0x0f
251 #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
252 #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
253 #define PCI_MEMORY_LIMIT	0x22
254 #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
255 #define  PCI_MEMORY_RANGE_MASK	~0x0f
256 #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
257 #define PCI_PREF_MEMORY_LIMIT	0x26
258 #define  PCI_PREF_RANGE_TYPE_MASK 0x0f
259 #define  PCI_PREF_RANGE_TYPE_32 0x00
260 #define  PCI_PREF_RANGE_TYPE_64 0x01
261 #define  PCI_PREF_RANGE_MASK	~0x0f
262 #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
263 #define PCI_PREF_LIMIT_UPPER32	0x2c
264 #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
265 #define PCI_IO_LIMIT_UPPER16	0x32
266 /* 0x34 same as for htype 0 */
267 /* 0x35-0x3b is reserved */
268 #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
269 /* 0x3c-0x3d are same as for htype 0 */
270 #define PCI_BRIDGE_CONTROL	0x3e
271 #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
272 #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
273 #define  PCI_BRIDGE_CTL_NO_ISA	0x04	/* Disable bridging of ISA ports */
274 #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
275 #define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
276 #define  PCI_BRIDGE_CTL_BUS_RESET 0x40	/* Secondary bus reset */
277 #define  PCI_BRIDGE_CTL_FAST_BACK 0x80	/* Fast Back2Back enabled on secondary interface */
278 
279 /* Header type 2 (CardBus bridges) */
280 #define PCI_CB_CAPABILITY_LIST	0x14
281 /* 0x15 reserved */
282 #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
283 #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
284 #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
285 #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
286 #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
287 #define PCI_CB_MEMORY_BASE_0	0x1c
288 #define PCI_CB_MEMORY_LIMIT_0	0x20
289 #define PCI_CB_MEMORY_BASE_1	0x24
290 #define PCI_CB_MEMORY_LIMIT_1	0x28
291 #define PCI_CB_IO_BASE_0	0x2c
292 #define PCI_CB_IO_BASE_0_HI	0x2e
293 #define PCI_CB_IO_LIMIT_0	0x30
294 #define PCI_CB_IO_LIMIT_0_HI	0x32
295 #define PCI_CB_IO_BASE_1	0x34
296 #define PCI_CB_IO_BASE_1_HI	0x36
297 #define PCI_CB_IO_LIMIT_1	0x38
298 #define PCI_CB_IO_LIMIT_1_HI	0x3a
299 #define  PCI_CB_IO_RANGE_MASK	~0x03
300 /* 0x3c-0x3d are same as for htype 0 */
301 #define PCI_CB_BRIDGE_CONTROL	0x3e
302 #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
303 #define  PCI_CB_BRIDGE_CTL_SERR		0x02
304 #define  PCI_CB_BRIDGE_CTL_ISA		0x04
305 #define  PCI_CB_BRIDGE_CTL_VGA		0x08
306 #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
307 #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
308 #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
309 #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
310 #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
311 #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
312 #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
313 #define PCI_CB_SUBSYSTEM_ID	0x42
314 #define PCI_CB_LEGACY_MODE_BASE 0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
315 /* 0x48-0x7f reserved */
316 
317 /* Capability lists */
318 
319 #define PCI_CAP_LIST_ID		0	/* Capability ID */
320 #define  PCI_CAP_ID_PM		0x01	/* Power Management */
321 #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
322 #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
323 #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
324 #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
325 #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
326 #define  PCI_CAP_ID_PCIX	0x07	/* PCI-X */
327 #define  PCI_CAP_ID_HT		0x08	/* HyperTransport */
328 #define  PCI_CAP_ID_VNDR	0x09	/* Vendor-Specific */
329 #define  PCI_CAP_ID_DBG		0x0A	/* Debug port */
330 #define  PCI_CAP_ID_CCRC	0x0B	/* CompactPCI Central Resource Control */
331 #define  PCI_CAP_ID_SHPC	0x0C	/* PCI Standard Hot-Plug Controller */
332 #define  PCI_CAP_ID_SSVID	0x0D	/* Bridge subsystem vendor/device ID */
333 #define  PCI_CAP_ID_AGP3	0x0E	/* AGP Target PCI-PCI bridge */
334 #define  PCI_CAP_ID_SECDEV	0x0F	/* Secure Device */
335 #define  PCI_CAP_ID_EXP		0x10	/* PCI Express */
336 #define  PCI_CAP_ID_MSIX	0x11	/* MSI-X */
337 #define  PCI_CAP_ID_SATA	0x12	/* SATA Data/Index Conf. */
338 #define  PCI_CAP_ID_AF		0x13	/* PCI Advanced Features */
339 #define  PCI_CAP_ID_EA		0x14	/* PCI Enhanced Allocation */
340 #define  PCI_CAP_ID_MAX		PCI_CAP_ID_EA
341 #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
342 #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
343 #define PCI_CAP_SIZEOF		4
344 
345 /* Power Management Registers */
346 
347 #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
348 #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
349 #define  PCI_PM_CAP_AUX_POWER	0x0010	/* Auxilliary power support */
350 #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
351 #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
352 #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
353 #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
354 #define PCI_PM_CTRL		4	/* PM control and status register */
355 #define  PCI_PM_CTRL_STATE_MASK 0x0003	/* Current power state (D0 to D3) */
356 #define  PCI_PM_CTRL_PME_ENABLE 0x0100	/* PME pin enable */
357 #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
358 #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
359 #define  PCI_PM_CTRL_PME_STATUS 0x8000	/* PME pin status */
360 #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
361 #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
362 #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
363 #define PCI_PM_DATA_REGISTER	7	/* (??) */
364 #define PCI_PM_SIZEOF		8
365 
366 /* AGP registers */
367 
368 #define PCI_AGP_VERSION		2	/* BCD version number */
369 #define PCI_AGP_RFU		3	/* Rest of capability flags */
370 #define PCI_AGP_STATUS		4	/* Status register */
371 #define  PCI_AGP_STATUS_RQ_MASK 0xff000000	/* Maximum number of requests - 1 */
372 #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
373 #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
374 #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
375 #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
376 #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
377 #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
378 #define PCI_AGP_COMMAND		8	/* Control register */
379 #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
380 #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
381 #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
382 #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
383 #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
384 #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
385 #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 4x rate */
386 #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 4x rate */
387 #define PCI_AGP_SIZEOF		12
388 
389 /* PCI-X registers */
390 
391 #define  PCI_X_CMD_DPERR_E      0x0001  /* Data Parity Error Recovery Enable */
392 #define  PCI_X_CMD_ERO          0x0002  /* Enable Relaxed Ordering */
393 #define  PCI_X_CMD_MAX_READ     0x0000  /* Max Memory Read Byte Count */
394 #define  PCI_X_CMD_MAX_SPLIT    0x0030  /* Max Outstanding Split Transactions */
395 #define  PCI_X_CMD_VERSION(x)   (((x) >> 12) & 3) /* Version */
396 
397 
398 /* Slot Identification */
399 
400 #define PCI_SID_ESR		2	/* Expansion Slot Register */
401 #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
402 #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
403 #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
404 
405 /* Message Signalled Interrupts registers */
406 
407 #define PCI_MSI_FLAGS		2	/* Various flags */
408 #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
409 #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
410 #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
411 #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
412 #define  PCI_MSI_FLAGS_MASKBIT	0x0100	/* Per-vector masking capable */
413 #define PCI_MSI_RFU		3	/* Rest of capability flags */
414 #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
415 #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
416 #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
417 #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
418 
419 #define PCI_MAX_PCI_DEVICES	32
420 #define PCI_MAX_PCI_FUNCTIONS	8
421 
422 #define PCI_FIND_CAP_TTL 0x48
423 #define CAP_START_POS 0x40
424 
425 /* Extended Capabilities (PCI-X 2.0 and Express) */
426 #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
427 #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
428 #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
429 
430 #define PCI_EXT_CAP_ID_ERR	0x01	/* Advanced Error Reporting */
431 #define PCI_EXT_CAP_ID_VC	0x02	/* Virtual Channel Capability */
432 #define PCI_EXT_CAP_ID_DSN	0x03	/* Device Serial Number */
433 #define PCI_EXT_CAP_ID_PWR	0x04	/* Power Budgeting */
434 #define PCI_EXT_CAP_ID_RCLD	0x05	/* Root Complex Link Declaration */
435 #define PCI_EXT_CAP_ID_RCILC	0x06	/* Root Complex Internal Link Control */
436 #define PCI_EXT_CAP_ID_RCEC	0x07	/* Root Complex Event Collector */
437 #define PCI_EXT_CAP_ID_MFVC	0x08	/* Multi-Function VC Capability */
438 #define PCI_EXT_CAP_ID_VC9	0x09	/* same as _VC */
439 #define PCI_EXT_CAP_ID_RCRB	0x0A	/* Root Complex RB? */
440 #define PCI_EXT_CAP_ID_VNDR	0x0B	/* Vendor-Specific */
441 #define PCI_EXT_CAP_ID_CAC	0x0C	/* Config Access - obsolete */
442 #define PCI_EXT_CAP_ID_ACS	0x0D	/* Access Control Services */
443 #define PCI_EXT_CAP_ID_ARI	0x0E	/* Alternate Routing ID */
444 #define PCI_EXT_CAP_ID_ATS	0x0F	/* Address Translation Services */
445 #define PCI_EXT_CAP_ID_SRIOV	0x10	/* Single Root I/O Virtualization */
446 #define PCI_EXT_CAP_ID_MRIOV	0x11	/* Multi Root I/O Virtualization */
447 #define PCI_EXT_CAP_ID_MCAST	0x12	/* Multicast */
448 #define PCI_EXT_CAP_ID_PRI	0x13	/* Page Request Interface */
449 #define PCI_EXT_CAP_ID_AMD_XXX	0x14	/* Reserved for AMD */
450 #define PCI_EXT_CAP_ID_REBAR	0x15	/* Resizable BAR */
451 #define PCI_EXT_CAP_ID_DPA	0x16	/* Dynamic Power Allocation */
452 #define PCI_EXT_CAP_ID_TPH	0x17	/* TPH Requester */
453 #define PCI_EXT_CAP_ID_LTR	0x18	/* Latency Tolerance Reporting */
454 #define PCI_EXT_CAP_ID_SECPCI	0x19	/* Secondary PCIe Capability */
455 #define PCI_EXT_CAP_ID_PMUX	0x1A	/* Protocol Multiplexing */
456 #define PCI_EXT_CAP_ID_PASID	0x1B	/* Process Address Space ID */
457 #define PCI_EXT_CAP_ID_DPC	0x1D	/* Downstream Port Containment */
458 #define PCI_EXT_CAP_ID_L1SS	0x1E	/* L1 PM Substates */
459 #define PCI_EXT_CAP_ID_PTM	0x1F	/* Precision Time Measurement */
460 #define PCI_EXT_CAP_ID_MAX	PCI_EXT_CAP_ID_PTM
461 
462 /* Enhanced Allocation Registers */
463 #define PCI_EA_NUM_ENT		2	/* Number of Capability Entries */
464 #define  PCI_EA_NUM_ENT_MASK	0x3f	/* Num Entries Mask */
465 #define PCI_EA_FIRST_ENT	4	/* First EA Entry in List */
466 #define  PCI_EA_ES		0x00000007 /* Entry Size */
467 #define  PCI_EA_BEI		0x000000f0 /* BAR Equivalent Indicator */
468 /* 9-14 map to VF BARs 0-5 respectively */
469 #define  PCI_EA_BEI_VF_BAR0	9
470 #define  PCI_EA_BEI_VF_BAR5	14
471 /* Base, MaxOffset registers */
472 /* bit 0 is reserved */
473 #define  PCI_EA_IS_64		0x00000002	/* 64-bit field flag */
474 #define  PCI_EA_FIELD_MASK	0xfffffffc	/* For Base & Max Offset */
475 
476 /* PCI Express capabilities */
477 #define PCI_EXP_FLAGS		2	/* Capabilities register */
478 #define  PCI_EXP_FLAGS_TYPE	0x00f0	/* Device/Port type */
479 #define  PCI_EXP_TYPE_ROOT_PORT 0x4	/* Root Port */
480 #define PCI_EXP_DEVCAP		4	/* Device capabilities */
481 #define  PCI_EXP_DEVCAP_FLR	0x10000000 /* Function Level Reset */
482 #define PCI_EXP_DEVCTL		8	/* Device Control */
483 #define  PCI_EXP_DEVCTL_BCR_FLR	0x8000  /* Bridge Configuration Retry / FLR */
484 #define PCI_EXP_LNKCAP		12	/* Link Capabilities */
485 #define  PCI_EXP_LNKCAP_SLS	0x0000000f /* Supported Link Speeds */
486 #define  PCI_EXP_LNKCAP_MLW	0x000003f0 /* Maximum Link Width */
487 #define  PCI_EXP_LNKCAP_DLLLARC	0x00100000 /* Data Link Layer Link Active Reporting Capable */
488 #define PCI_EXP_LNKSTA		18	/* Link Status */
489 #define  PCI_EXP_LNKSTA_CLS	0x000f	/* Current Link Speed */
490 #define  PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
491 #define  PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
492 #define  PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
493 #define  PCI_EXP_LNKSTA_NLW	0x03f0	/* Negotiated Link Width */
494 #define  PCI_EXP_LNKSTA_NLW_SHIFT 4	/* start of NLW mask in link status */
495 #define  PCI_EXP_LNKSTA_DLLLA	0x2000	/* Data Link Layer Link Active */
496 #define PCI_EXP_SLTCAP		20	/* Slot Capabilities */
497 #define  PCI_EXP_SLTCAP_PSN	0xfff80000 /* Physical Slot Number */
498 #define PCI_EXP_RTCTL		28	/* Root Control */
499 #define  PCI_EXP_RTCTL_CRSSVE	0x0010	/* CRS Software Visibility Enable */
500 #define PCI_EXP_RTCAP		30	/* Root Capabilities */
501 #define  PCI_EXP_RTCAP_CRSVIS	0x0001	/* CRS Software Visibility capability */
502 #define PCI_EXP_DEVCAP2		36	/* Device Capabilities 2 */
503 #define  PCI_EXP_DEVCAP2_ARI	0x00000020 /* ARI Forwarding Supported */
504 #define PCI_EXP_DEVCTL2		40	/* Device Control 2 */
505 #define  PCI_EXP_DEVCTL2_ARI	0x0020 /* Alternative Routing-ID */
506 
507 #define PCI_EXP_LNKCTL2		48	/* Link Control 2 */
508 /* Single Root I/O Virtualization Registers */
509 #define PCI_SRIOV_CAP		0x04	/* SR-IOV Capabilities */
510 #define PCI_SRIOV_CTRL		0x08	/* SR-IOV Control */
511 #define  PCI_SRIOV_CTRL_VFE	0x01	/* VF Enable */
512 #define  PCI_SRIOV_CTRL_MSE	0x08	/* VF Memory Space Enable */
513 #define  PCI_SRIOV_CTRL_ARI	0x10	/* ARI Capable Hierarchy */
514 #define PCI_SRIOV_INITIAL_VF	0x0c	/* Initial VFs */
515 #define PCI_SRIOV_TOTAL_VF	0x0e	/* Total VFs */
516 #define PCI_SRIOV_NUM_VF	0x10	/* Number of VFs */
517 #define PCI_SRIOV_VF_OFFSET	0x14	/* First VF Offset */
518 #define PCI_SRIOV_VF_STRIDE	0x16	/* Following VF Stride */
519 #define PCI_SRIOV_VF_DID	0x1a	/* VF Device ID */
520 
521 /* Include the ID list */
522 
523 #include <pci_ids.h>
524 
525 #ifndef __ASSEMBLY__
526 
527 #include <dm/pci.h>
528 
529 #ifdef CONFIG_SYS_PCI_64BIT
530 typedef u64 pci_addr_t;
531 typedef u64 pci_size_t;
532 #else
533 typedef unsigned long pci_addr_t;
534 typedef unsigned long pci_size_t;
535 #endif
536 
537 struct pci_region {
538 	pci_addr_t bus_start;	/* Start on the bus */
539 	phys_addr_t phys_start;	/* Start in physical address space */
540 	pci_size_t size;	/* Size */
541 	unsigned long flags;	/* Resource flags */
542 
543 	pci_addr_t bus_lower;
544 };
545 
546 #define PCI_REGION_MEM		0x00000000	/* PCI memory space */
547 #define PCI_REGION_IO		0x00000001	/* PCI IO space */
548 #define PCI_REGION_TYPE		0x00000001
549 #define PCI_REGION_PREFETCH	0x00000008	/* prefetchable PCI memory */
550 
551 #define PCI_REGION_SYS_MEMORY	0x00000100	/* System memory */
552 #define PCI_REGION_RO		0x00000200	/* Read-only memory */
553 
pci_set_region(struct pci_region * reg,pci_addr_t bus_start,phys_addr_t phys_start,pci_size_t size,unsigned long flags)554 static inline void pci_set_region(struct pci_region *reg,
555 				      pci_addr_t bus_start,
556 				      phys_addr_t phys_start,
557 				      pci_size_t size,
558 				      unsigned long flags) {
559 	reg->bus_start	= bus_start;
560 	reg->phys_start = phys_start;
561 	reg->size	= size;
562 	reg->flags	= flags;
563 }
564 
565 typedef int pci_dev_t;
566 
567 #define PCI_BUS(d)		(((d) >> 16) & 0xff)
568 
569 /*
570  * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
571  * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
572  * Please see the Linux header include/uapi/linux/pci.h for more details.
573  * This is relevant for the following macros:
574  * PCI_DEV, PCI_FUNC, PCI_DEVFN
575  * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
576  * the remark from above (input is in bits 15-8 instead of 7-0.
577  */
578 #define PCI_DEV(d)		(((d) >> 11) & 0x1f)
579 #define PCI_FUNC(d)		(((d) >> 8) & 0x7)
580 #define PCI_DEVFN(d, f)		((d) << 11 | (f) << 8)
581 
582 #define PCI_MASK_BUS(bdf)	((bdf) & 0xffff)
583 #define PCI_ADD_BUS(bus, devfn)	(((bus) << 16) | (devfn))
584 #define PCI_BDF(b, d, f)	((b) << 16 | PCI_DEVFN(d, f))
585 #define PCI_ANY_ID		(~0)
586 
587 /* Convert from Linux format to U-Boot format */
588 #define PCI_TO_BDF(val)		((val) << 8)
589 
590 struct pci_device_id {
591 	unsigned int vendor, device;	/* Vendor and device ID or PCI_ANY_ID */
592 	unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
593 	unsigned int class, class_mask;	/* (class,subclass,prog-if) triplet */
594 	unsigned long driver_data;	/* Data private to the driver */
595 };
596 
597 struct pci_controller;
598 
599 struct pci_config_table {
600 	unsigned int vendor, device;		/* Vendor and device ID or PCI_ANY_ID */
601 	unsigned int class;			/* Class ID, or  PCI_ANY_ID */
602 	unsigned int bus;			/* Bus number, or PCI_ANY_ID */
603 	unsigned int dev;			/* Device number, or PCI_ANY_ID */
604 	unsigned int func;			/* Function number, or PCI_ANY_ID */
605 
606 	void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
607 			      struct pci_config_table *);
608 	unsigned long priv[3];
609 };
610 
611 extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
612 				   struct pci_config_table *);
613 extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
614 				      struct pci_config_table *);
615 
616 #define INDIRECT_TYPE_NO_PCIE_LINK	1
617 
618 /**
619  * Structure of a PCI controller (host bridge)
620  *
621  * With driver model this is dev_get_uclass_priv(bus)
622  *
623  * @skip_auto_config_until_reloc: true to avoid auto-config until U-Boot has
624  *	relocated. Normally if PCI is used before relocation, this happens
625  *	before relocation also. Some platforms set up static configuration in
626  *	TPL/SPL to reduce code size and boot time, since these phases only know
627  *	about a small subset of PCI devices. This is normally false.
628  */
629 struct pci_controller {
630 	struct udevice *bus;
631 	struct udevice *ctlr;
632 	bool skip_auto_config_until_reloc;
633 
634 	int first_busno;
635 	int last_busno;
636 
637 	volatile unsigned int *cfg_addr;
638 	volatile unsigned char *cfg_data;
639 
640 	int indirect_type;
641 
642 	/*
643 	 * TODO(sjg@chromium.org): With driver model we use struct
644 	 * pci_controller for both the controller and any bridge devices
645 	 * attached to it. But there is only one region list and it is in the
646 	 * top-level controller.
647 	 *
648 	 * This could be changed so that struct pci_controller is only used
649 	 * for PCI controllers and a separate UCLASS (or perhaps
650 	 * UCLASS_PCI_GENERIC) is used for bridges.
651 	 */
652 	struct pci_region *regions;
653 	int region_count;
654 
655 	struct pci_config_table *config_table;
656 
657 	void (*fixup_irq)(struct pci_controller *, pci_dev_t);
658 
659 	/* Used by auto config */
660 	struct pci_region *pci_mem, *pci_io, *pci_prefetch;
661 };
662 
663 #if defined(CONFIG_DM_PCI_COMPAT)
664 extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
665 					pci_addr_t addr, unsigned long flags);
666 extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
667 					phys_addr_t addr, unsigned long flags);
668 
669 #define pci_phys_to_bus(dev, addr, flags) \
670 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
671 #define pci_bus_to_phys(dev, addr, flags) \
672 	pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
673 
674 #define pci_virt_to_bus(dev, addr, flags) \
675 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
676 			     (virt_to_phys(addr)), (flags))
677 #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
678 	map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
679 					 (addr), (flags)), \
680 		    (len), (map_flags))
681 
682 #define pci_phys_to_mem(dev, addr) \
683 	pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
684 #define pci_mem_to_phys(dev, addr) \
685 	pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
686 #define pci_phys_to_io(dev, addr)  pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
687 #define pci_io_to_phys(dev, addr)  pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
688 
689 #define pci_virt_to_mem(dev, addr) \
690 	pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
691 #define pci_mem_to_virt(dev, addr, len, map_flags) \
692 	pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
693 #define pci_virt_to_io(dev, addr) \
694 	pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
695 #define pci_io_to_virt(dev, addr, len, map_flags) \
696 	pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
697 
698 /* For driver model these are defined in macros in pci_compat.c */
699 extern int pci_hose_read_config_byte(struct pci_controller *hose,
700 				     pci_dev_t dev, int where, u8 *val);
701 extern int pci_hose_read_config_word(struct pci_controller *hose,
702 				     pci_dev_t dev, int where, u16 *val);
703 extern int pci_hose_read_config_dword(struct pci_controller *hose,
704 				      pci_dev_t dev, int where, u32 *val);
705 extern int pci_hose_write_config_byte(struct pci_controller *hose,
706 				      pci_dev_t dev, int where, u8 val);
707 extern int pci_hose_write_config_word(struct pci_controller *hose,
708 				      pci_dev_t dev, int where, u16 val);
709 extern int pci_hose_write_config_dword(struct pci_controller *hose,
710 				       pci_dev_t dev, int where, u32 val);
711 #endif
712 
713 void pciauto_region_init(struct pci_region *res);
714 void pciauto_region_align(struct pci_region *res, pci_size_t size);
715 void pciauto_config_init(struct pci_controller *hose);
716 
717 /**
718  * pciauto_region_allocate() - Allocate resources from a PCI resource region
719  *
720  * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
721  * false, the result will be guaranteed to fit in 32 bits.
722  *
723  * @res:		PCI region to allocate from
724  * @size:		Amount of bytes to allocate
725  * @bar:		Returns the PCI bus address of the allocated resource
726  * @supports_64bit:	Whether to allow allocations above the 32-bit boundary
727  * @return 0 if successful, -1 on failure
728  */
729 int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
730 			    pci_addr_t *bar, bool supports_64bit);
731 int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
732 
733 #if defined(CONFIG_DM_PCI_COMPAT)
734 extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
735 					       pci_dev_t dev, int where, u8 *val);
736 extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
737 					       pci_dev_t dev, int where, u16 *val);
738 extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
739 						pci_dev_t dev, int where, u8 val);
740 extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
741 						pci_dev_t dev, int where, u16 val);
742 
743 extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
744 extern void pci_register_hose(struct pci_controller* hose);
745 extern struct pci_controller* pci_bus_to_hose(int bus);
746 extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
747 extern struct pci_controller *pci_get_hose_head(void);
748 
749 extern int pci_hose_scan(struct pci_controller *hose);
750 extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
751 
752 extern void pciauto_setup_device(struct pci_controller *hose,
753 				 pci_dev_t dev, int bars_num,
754 				 struct pci_region *mem,
755 				 struct pci_region *prefetch,
756 				 struct pci_region *io);
757 extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
758 				 pci_dev_t dev, int sub_bus);
759 extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
760 				 pci_dev_t dev, int sub_bus);
761 extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
762 
763 extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
764 extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
765 pci_dev_t pci_find_class(unsigned int find_class, int index);
766 
767 extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
768 				    int cap);
769 extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
770 				   u8 hdr_type);
771 extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
772 			int cap);
773 
774 int pci_find_next_ext_capability(struct pci_controller *hose,
775 				 pci_dev_t dev, int start, int cap);
776 int pci_hose_find_ext_capability(struct pci_controller *hose,
777 				 pci_dev_t dev, int cap);
778 
779 #endif /* defined(CONFIG_DM_PCI_COMPAT) */
780 
781 const char * pci_class_str(u8 class);
782 int pci_last_busno(void);
783 
784 #ifdef CONFIG_MPC85xx
785 extern void pci_mpc85xx_init (struct pci_controller *hose);
786 #endif
787 
788 /**
789  * pci_write_bar32() - Write the address of a BAR including control bits
790  *
791  * This writes a raw address (with control bits) to a bar. This can be used
792  * with devices which require hard-coded addresses, not part of the normal
793  * PCI enumeration process.
794  *
795  * This is only available if CONFIG_DM_PCI_COMPAT is enabled
796  *
797  * @hose:	PCI hose to use
798  * @dev:	PCI device to update
799  * @barnum:	BAR number (0-5)
800  * @addr:	BAR address with control bits
801  */
802 void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
803 		     u32 addr);
804 
805 /**
806  * pci_read_bar32() - read the address of a bar
807  *
808  * This is only available if CONFIG_DM_PCI_COMPAT is enabled
809  *
810  * @hose:	PCI hose to use
811  * @dev:	PCI device to inspect
812  * @barnum:	BAR number (0-5)
813  * @return address of the bar, masking out any control bits
814  * */
815 u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
816 
817 /**
818  * pci_hose_find_devices() - Find devices by vendor/device ID
819  *
820  * This is only available if CONFIG_DM_PCI_COMPAT is enabled
821  *
822  * @hose:	PCI hose to search
823  * @busnum:	Bus number to search
824  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
825  * @indexp:	Pointer to device index to find. To find the first matching
826  *		device, pass 0; to find the second, pass 1, etc. This
827  *		parameter is decremented for each non-matching device so
828  *		can be called repeatedly.
829  */
830 pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
831 				struct pci_device_id *ids, int *indexp);
832 
833 /* Access sizes for PCI reads and writes */
834 enum pci_size_t {
835 	PCI_SIZE_8,
836 	PCI_SIZE_16,
837 	PCI_SIZE_32,
838 };
839 
840 struct udevice;
841 
842 /**
843  * struct pci_child_plat - information stored about each PCI device
844  *
845  * Every device on a PCI bus has this per-child data.
846  *
847  * It can be accessed using dev_get_parent_plat(dev) if dev->parent is a
848  * PCI bus (i.e. UCLASS_PCI)
849  *
850  * @devfn:	Encoded device and function index - see PCI_DEVFN()
851  * @vendor:	PCI vendor ID (see pci_ids.h)
852  * @device:	PCI device ID (see pci_ids.h)
853  * @class:	PCI class, 3 bytes: (base, sub, prog-if)
854  * @is_virtfn:	True for Virtual Function device
855  * @pfdev:	Handle to Physical Function device
856  * @virtid:	Virtual Function Index
857  */
858 struct pci_child_plat {
859 	int devfn;
860 	unsigned short vendor;
861 	unsigned short device;
862 	unsigned int class;
863 
864 	/* Variables for CONFIG_PCI_SRIOV */
865 	bool is_virtfn;
866 	struct udevice *pfdev;
867 	int virtid;
868 };
869 
870 /* PCI bus operations */
871 struct dm_pci_ops {
872 	/**
873 	 * read_config() - Read a PCI configuration value
874 	 *
875 	 * PCI buses must support reading and writing configuration values
876 	 * so that the bus can be scanned and its devices configured.
877 	 *
878 	 * Normally PCI_BUS(@bdf) is the same as @dev_seq(bus), but not always.
879 	 * If bridges exist it is possible to use the top-level bus to
880 	 * access a sub-bus. In that case @bus will be the top-level bus
881 	 * and PCI_BUS(bdf) will be a different (higher) value
882 	 *
883 	 * @bus:	Bus to read from
884 	 * @bdf:	Bus, device and function to read
885 	 * @offset:	Byte offset within the device's configuration space
886 	 * @valuep:	Place to put the returned value
887 	 * @size:	Access size
888 	 * @return 0 if OK, -ve on error
889 	 */
890 	int (*read_config)(const struct udevice *bus, pci_dev_t bdf,
891 			   uint offset, ulong *valuep, enum pci_size_t size);
892 	/**
893 	 * write_config() - Write a PCI configuration value
894 	 *
895 	 * @bus:	Bus to write to
896 	 * @bdf:	Bus, device and function to write
897 	 * @offset:	Byte offset within the device's configuration space
898 	 * @value:	Value to write
899 	 * @size:	Access size
900 	 * @return 0 if OK, -ve on error
901 	 */
902 	int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
903 			    ulong value, enum pci_size_t size);
904 };
905 
906 /* Get access to a PCI bus' operations */
907 #define pci_get_ops(dev)	((struct dm_pci_ops *)(dev)->driver->ops)
908 
909 /**
910  * dm_pci_get_bdf() - Get the BDF value for a device
911  *
912  * @dev:	Device to check
913  * @return bus/device/function value (see PCI_BDF())
914  */
915 pci_dev_t dm_pci_get_bdf(const struct udevice *dev);
916 
917 /**
918  * pci_bind_bus_devices() - scan a PCI bus and bind devices
919  *
920  * Scan a PCI bus looking for devices. Bind each one that is found. If
921  * devices are already bound that match the scanned devices, just update the
922  * child data so that the device can be used correctly (this happens when
923  * the device tree describes devices we expect to see on the bus).
924  *
925  * Devices that are bound in this way will use a generic PCI driver which
926  * does nothing. The device can still be accessed but will not provide any
927  * driver interface.
928  *
929  * @bus:	Bus containing devices to bind
930  * @return 0 if OK, -ve on error
931  */
932 int pci_bind_bus_devices(struct udevice *bus);
933 
934 /**
935  * pci_auto_config_devices() - configure bus devices ready for use
936  *
937  * This works through all devices on a bus by scanning the driver model
938  * data structures (normally these have been set up by pci_bind_bus_devices()
939  * earlier).
940  *
941  * Space is allocated for each PCI base address register (BAR) so that the
942  * devices are mapped into memory and I/O space ready for use.
943  *
944  * @bus:	Bus containing devices to bind
945  * @return 0 if OK, -ve on error
946  */
947 int pci_auto_config_devices(struct udevice *bus);
948 
949 /**
950  * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
951  *
952  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
953  * @devp:	Returns the device for this address, if found
954  * @return 0 if OK, -ENODEV if not found
955  */
956 int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
957 
958 /**
959  * pci_bus_find_devfn() - Find a device on a bus
960  *
961  * @find_devfn:		PCI device address (device and function only)
962  * @devp:	Returns the device for this address, if found
963  * @return 0 if OK, -ENODEV if not found
964  */
965 int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
966 		       struct udevice **devp);
967 
968 /**
969  * pci_find_first_device() - return the first available PCI device
970  *
971  * This function and pci_find_first_device() allow iteration through all
972  * available PCI devices on all buses. Assuming there are any, this will
973  * return the first one.
974  *
975  * @devp:	Set to the first available device, or NULL if no more are left
976  *		or we got an error
977  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
978  */
979 int pci_find_first_device(struct udevice **devp);
980 
981 /**
982  * pci_find_next_device() - return the next available PCI device
983  *
984  * Finds the next available PCI device after the one supplied, or sets @devp
985  * to NULL if there are no more.
986  *
987  * @devp:	On entry, the last device returned. Set to the next available
988  *		device, or NULL if no more are left or we got an error
989  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
990  */
991 int pci_find_next_device(struct udevice **devp);
992 
993 /**
994  * pci_get_ff() - Returns a mask for the given access size
995  *
996  * @size:	Access size
997  * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
998  * PCI_SIZE_32
999  */
1000 int pci_get_ff(enum pci_size_t size);
1001 
1002 /**
1003  * pci_bus_find_devices () - Find devices on a bus
1004  *
1005  * @bus:	Bus to search
1006  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
1007  * @indexp:	Pointer to device index to find. To find the first matching
1008  *		device, pass 0; to find the second, pass 1, etc. This
1009  *		parameter is decremented for each non-matching device so
1010  *		can be called repeatedly.
1011  * @devp:	Returns matching device if found
1012  * @return 0 if found, -ENODEV if not
1013  */
1014 int pci_bus_find_devices(struct udevice *bus, const struct pci_device_id *ids,
1015 			 int *indexp, struct udevice **devp);
1016 
1017 /**
1018  * pci_find_device_id() - Find a device on any bus
1019  *
1020  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
1021  * @index:	Index number of device to find, 0 for the first match, 1 for
1022  *		the second, etc.
1023  * @devp:	Returns matching device if found
1024  * @return 0 if found, -ENODEV if not
1025  */
1026 int pci_find_device_id(const struct pci_device_id *ids, int index,
1027 		       struct udevice **devp);
1028 
1029 /**
1030  * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1031  *
1032  * This probes the given bus which causes it to be scanned for devices. The
1033  * devices will be bound but not probed.
1034  *
1035  * @hose specifies the PCI hose that will be used for the scan. This is
1036  * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1037  * in @bdf, and is a subordinate bus reachable from @hose.
1038  *
1039  * @hose:	PCI hose to scan
1040  * @bdf:	PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1041  * @return 0 if OK, -ve on error
1042  */
1043 int dm_pci_hose_probe_bus(struct udevice *bus);
1044 
1045 /**
1046  * pci_bus_read_config() - Read a configuration value from a device
1047  *
1048  * TODO(sjg@chromium.org): We should be able to pass just a device and have
1049  * it do the right thing. It would be good to have that function also.
1050  *
1051  * @bus:	Bus to read from
1052  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1053  * @offset:	Register offset to read
1054  * @valuep:	Place to put the returned value
1055  * @size:	Access size
1056  * @return 0 if OK, -ve on error
1057  */
1058 int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
1059 			unsigned long *valuep, enum pci_size_t size);
1060 
1061 /**
1062  * pci_bus_write_config() - Write a configuration value to a device
1063  *
1064  * @bus:	Bus to write from
1065  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1066  * @offset:	Register offset to write
1067  * @value:	Value to write
1068  * @size:	Access size
1069  * @return 0 if OK, -ve on error
1070  */
1071 int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1072 			 unsigned long value, enum pci_size_t size);
1073 
1074 /**
1075  * pci_bus_clrset_config32() - Update a configuration value for a device
1076  *
1077  * The register at @offset is updated to (oldvalue & ~clr) | set.
1078  *
1079  * @bus:	Bus to access
1080  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1081  * @offset:	Register offset to update
1082  * @clr:	Bits to clear
1083  * @set:	Bits to set
1084  * @return 0 if OK, -ve on error
1085  */
1086 int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1087 			    u32 clr, u32 set);
1088 
1089 /**
1090  * Driver model PCI config access functions. Use these in preference to others
1091  * when you have a valid device
1092  */
1093 int dm_pci_read_config(const struct udevice *dev, int offset,
1094 		       unsigned long *valuep, enum pci_size_t size);
1095 
1096 int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep);
1097 int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep);
1098 int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep);
1099 
1100 int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1101 			enum pci_size_t size);
1102 
1103 int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1104 int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1105 int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1106 
1107 /**
1108  * These permit convenient read/modify/write on PCI configuration. The
1109  * register is updated to (oldvalue & ~clr) | set.
1110  */
1111 int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1112 int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1113 int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1114 
1115 /*
1116  * The following functions provide access to the above without needing the
1117  * size parameter. We are trying to encourage the use of the 8/16/32-style
1118  * functions, rather than byte/word/dword. But both are supported.
1119  */
1120 int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1121 int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1122 int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1123 int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1124 int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1125 int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1126 
1127 /**
1128  * pci_generic_mmap_write_config() - Generic helper for writing to
1129  * memory-mapped PCI configuration space.
1130  * @bus: Pointer to the PCI bus
1131  * @addr_f: Callback for calculating the config space address
1132  * @bdf: Identifies the PCI device to access
1133  * @offset: The offset into the device's configuration space
1134  * @value: The value to write
1135  * @size: Indicates the size of access to perform
1136  *
1137  * Write the value @value of size @size from offset @offset within the
1138  * configuration space of the device identified by the bus, device & function
1139  * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1140  * responsible for calculating the CPU address of the respective configuration
1141  * space offset.
1142  *
1143  * Return: 0 on success, else -EINVAL
1144  */
1145 int pci_generic_mmap_write_config(
1146 	const struct udevice *bus,
1147 	int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1148 		      void **addrp),
1149 	pci_dev_t bdf,
1150 	uint offset,
1151 	ulong value,
1152 	enum pci_size_t size);
1153 
1154 /**
1155  * pci_generic_mmap_read_config() - Generic helper for reading from
1156  * memory-mapped PCI configuration space.
1157  * @bus: Pointer to the PCI bus
1158  * @addr_f: Callback for calculating the config space address
1159  * @bdf: Identifies the PCI device to access
1160  * @offset: The offset into the device's configuration space
1161  * @valuep: A pointer at which to store the read value
1162  * @size: Indicates the size of access to perform
1163  *
1164  * Read a value of size @size from offset @offset within the configuration
1165  * space of the device identified by the bus, device & function numbers in @bdf
1166  * on the PCI bus @bus. The callback function @addr_f is responsible for
1167  * calculating the CPU address of the respective configuration space offset.
1168  *
1169  * Return: 0 on success, else -EINVAL
1170  */
1171 int pci_generic_mmap_read_config(
1172 	const struct udevice *bus,
1173 	int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1174 		      void **addrp),
1175 	pci_dev_t bdf,
1176 	uint offset,
1177 	ulong *valuep,
1178 	enum pci_size_t size);
1179 
1180 #if defined(CONFIG_PCI_SRIOV)
1181 /**
1182  * pci_sriov_init() - Scan Virtual Function devices
1183  *
1184  * @pdev:	Physical Function udevice handle
1185  * @vf_en:	Number of Virtual Function devices to enable
1186  * @return 0 on success, -ve on error
1187  */
1188 int pci_sriov_init(struct udevice *pdev, int vf_en);
1189 
1190 /**
1191  * pci_sriov_get_totalvfs() - Get total available Virtual Function devices
1192  *
1193  * @pdev:	Physical Function udevice handle
1194  * @return count on success, -ve on error
1195  */
1196 int pci_sriov_get_totalvfs(struct udevice *pdev);
1197 #endif
1198 
1199 #ifdef CONFIG_DM_PCI_COMPAT
1200 /* Compatibility with old naming */
pci_write_config_dword(pci_dev_t pcidev,int offset,u32 value)1201 static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1202 					 u32 value)
1203 {
1204 	return pci_write_config32(pcidev, offset, value);
1205 }
1206 
1207 /* Compatibility with old naming */
pci_write_config_word(pci_dev_t pcidev,int offset,u16 value)1208 static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1209 					u16 value)
1210 {
1211 	return pci_write_config16(pcidev, offset, value);
1212 }
1213 
1214 /* Compatibility with old naming */
pci_write_config_byte(pci_dev_t pcidev,int offset,u8 value)1215 static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1216 					u8 value)
1217 {
1218 	return pci_write_config8(pcidev, offset, value);
1219 }
1220 
1221 /* Compatibility with old naming */
pci_read_config_dword(pci_dev_t pcidev,int offset,u32 * valuep)1222 static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1223 					u32 *valuep)
1224 {
1225 	return pci_read_config32(pcidev, offset, valuep);
1226 }
1227 
1228 /* Compatibility with old naming */
pci_read_config_word(pci_dev_t pcidev,int offset,u16 * valuep)1229 static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1230 				       u16 *valuep)
1231 {
1232 	return pci_read_config16(pcidev, offset, valuep);
1233 }
1234 
1235 /* Compatibility with old naming */
pci_read_config_byte(pci_dev_t pcidev,int offset,u8 * valuep)1236 static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1237 				       u8 *valuep)
1238 {
1239 	return pci_read_config8(pcidev, offset, valuep);
1240 }
1241 #endif /* CONFIG_DM_PCI_COMPAT */
1242 
1243 /**
1244  * dm_pciauto_config_device() - configure a device ready for use
1245  *
1246  * Space is allocated for each PCI base address register (BAR) so that the
1247  * devices are mapped into memory and I/O space ready for use.
1248  *
1249  * @dev:	Device to configure
1250  * @return 0 if OK, -ve on error
1251  */
1252 int dm_pciauto_config_device(struct udevice *dev);
1253 
1254 /**
1255  * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1256  *
1257  * Some PCI buses must always perform 32-bit reads. The data must then be
1258  * shifted and masked to reflect the required access size and offset. This
1259  * function performs this transformation.
1260  *
1261  * @value:	Value to transform (32-bit value read from @offset & ~3)
1262  * @offset:	Register offset that was read
1263  * @size:	Required size of the result
1264  * @return the value that would have been obtained if the read had been
1265  * performed at the given offset with the correct size
1266  */
1267 ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1268 
1269 /**
1270  * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1271  *
1272  * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1273  * write the old 32-bit data must be read, updated with the required new data
1274  * and written back as a 32-bit value. This function performs the
1275  * transformation from the old value to the new value.
1276  *
1277  * @value:	Value to transform (32-bit value read from @offset & ~3)
1278  * @offset:	Register offset that should be written
1279  * @size:	Required size of the write
1280  * @return the value that should be written as a 32-bit access to @offset & ~3.
1281  */
1282 ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1283 			  enum pci_size_t size);
1284 
1285 /**
1286  * pci_get_controller() - obtain the controller to use for a bus
1287  *
1288  * @dev:	Device to check
1289  * @return pointer to the controller device for this bus
1290  */
1291 struct udevice *pci_get_controller(struct udevice *dev);
1292 
1293 /**
1294  * pci_get_regions() - obtain pointers to all the region types
1295  *
1296  * @dev:	Device to check
1297  * @iop:	Returns a pointer to the I/O region, or NULL if none
1298  * @memp:	Returns a pointer to the memory region, or NULL if none
1299  * @prefp:	Returns a pointer to the pre-fetch region, or NULL if none
1300  * @return the number of non-NULL regions returned, normally 3
1301  */
1302 int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1303 		    struct pci_region **memp, struct pci_region **prefp);
1304 int
1305 pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index);
1306 /**
1307  * dm_pci_write_bar32() - Write the address of a BAR
1308  *
1309  * This writes a raw address to a bar
1310  *
1311  * @dev:	PCI device to update
1312  * @barnum:	BAR number (0-5)
1313  * @addr:	BAR address
1314  */
1315 void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1316 
1317 /**
1318  * dm_pci_read_bar32() - read a base address register from a device
1319  *
1320  * @dev:	Device to check
1321  * @barnum:	Bar number to read (numbered from 0)
1322  * @return: value of BAR
1323  */
1324 u32 dm_pci_read_bar32(const struct udevice *dev, int barnum);
1325 
1326 /**
1327  * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1328  *
1329  * @dev:	Device containing the PCI address
1330  * @addr:	PCI address to convert
1331  * @flags:	Flags for the region type (PCI_REGION_...)
1332  * @return physical address corresponding to that PCI bus address
1333  */
1334 phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1335 			       unsigned long flags);
1336 
1337 /**
1338  * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1339  *
1340  * @dev:	Device containing the bus address
1341  * @addr:	Physical address to convert
1342  * @flags:	Flags for the region type (PCI_REGION_...)
1343  * @return PCI bus address corresponding to that physical address
1344  */
1345 pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1346 			      unsigned long flags);
1347 
1348 /**
1349  * dm_pci_map_bar() - get a virtual address associated with a BAR region
1350  *
1351  * Looks up a base address register and finds the physical memory address
1352  * that corresponds to it.
1353  * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1354  * type 1 functions.
1355  * Can also be used on type 0 functions that support Enhanced Allocation for
1356  * 32b/64b BARs.  Note that duplicate BEI entries are not supported.
1357  *
1358  * @dev:	Device to check
1359  * @bar:	Bar register offset (PCI_BASE_ADDRESS_...)
1360  * @flags:	Flags for the region type (PCI_REGION_...)
1361  * @return: pointer to the virtual address to use or 0 on error
1362  */
1363 void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1364 
1365 /**
1366  * dm_pci_find_next_capability() - find a capability starting from an offset
1367  *
1368  * Tell if a device supports a given PCI capability. Returns the
1369  * address of the requested capability structure within the device's
1370  * PCI configuration space or 0 in case the device does not support it.
1371  *
1372  * Possible values for @cap:
1373  *
1374  *  %PCI_CAP_ID_MSI	Message Signalled Interrupts
1375  *  %PCI_CAP_ID_PCIX	PCI-X
1376  *  %PCI_CAP_ID_EXP	PCI Express
1377  *  %PCI_CAP_ID_MSIX	MSI-X
1378  *
1379  * See PCI_CAP_ID_xxx for the complete capability ID codes.
1380  *
1381  * @dev:	PCI device to query
1382  * @start:	offset to start from
1383  * @cap:	capability code
1384  * @return:	capability address or 0 if not supported
1385  */
1386 int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1387 
1388 /**
1389  * dm_pci_find_capability() - find a capability
1390  *
1391  * Tell if a device supports a given PCI capability. Returns the
1392  * address of the requested capability structure within the device's
1393  * PCI configuration space or 0 in case the device does not support it.
1394  *
1395  * Possible values for @cap:
1396  *
1397  *  %PCI_CAP_ID_MSI	Message Signalled Interrupts
1398  *  %PCI_CAP_ID_PCIX	PCI-X
1399  *  %PCI_CAP_ID_EXP	PCI Express
1400  *  %PCI_CAP_ID_MSIX	MSI-X
1401  *
1402  * See PCI_CAP_ID_xxx for the complete capability ID codes.
1403  *
1404  * @dev:	PCI device to query
1405  * @cap:	capability code
1406  * @return:	capability address or 0 if not supported
1407  */
1408 int dm_pci_find_capability(struct udevice *dev, int cap);
1409 
1410 /**
1411  * dm_pci_find_next_ext_capability() - find an extended capability
1412  *				       starting from an offset
1413  *
1414  * Tell if a device supports a given PCI express extended capability.
1415  * Returns the address of the requested extended capability structure
1416  * within the device's PCI configuration space or 0 in case the device
1417  * does not support it.
1418  *
1419  * Possible values for @cap:
1420  *
1421  *  %PCI_EXT_CAP_ID_ERR	Advanced Error Reporting
1422  *  %PCI_EXT_CAP_ID_VC	Virtual Channel
1423  *  %PCI_EXT_CAP_ID_DSN	Device Serial Number
1424  *  %PCI_EXT_CAP_ID_PWR	Power Budgeting
1425  *
1426  * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1427  *
1428  * @dev:	PCI device to query
1429  * @start:	offset to start from
1430  * @cap:	extended capability code
1431  * @return:	extended capability address or 0 if not supported
1432  */
1433 int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1434 
1435 /**
1436  * dm_pci_find_ext_capability() - find an extended capability
1437  *
1438  * Tell if a device supports a given PCI express extended capability.
1439  * Returns the address of the requested extended capability structure
1440  * within the device's PCI configuration space or 0 in case the device
1441  * does not support it.
1442  *
1443  * Possible values for @cap:
1444  *
1445  *  %PCI_EXT_CAP_ID_ERR	Advanced Error Reporting
1446  *  %PCI_EXT_CAP_ID_VC	Virtual Channel
1447  *  %PCI_EXT_CAP_ID_DSN	Device Serial Number
1448  *  %PCI_EXT_CAP_ID_PWR	Power Budgeting
1449  *
1450  * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1451  *
1452  * @dev:	PCI device to query
1453  * @cap:	extended capability code
1454  * @return:	extended capability address or 0 if not supported
1455  */
1456 int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1457 
1458 /**
1459  * dm_pci_flr() - Perform FLR if the device suppoorts it
1460  *
1461  * @dev:	PCI device to reset
1462  * @return:	0 if OK, -ENOENT if FLR is not supported by dev
1463  */
1464 int dm_pci_flr(struct udevice *dev);
1465 
1466 #define dm_pci_virt_to_bus(dev, addr, flags) \
1467 	dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1468 #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1469 	map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1470 		    (len), (map_flags))
1471 
1472 #define dm_pci_phys_to_mem(dev, addr) \
1473 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1474 #define dm_pci_mem_to_phys(dev, addr) \
1475 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1476 #define dm_pci_phys_to_io(dev, addr) \
1477 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1478 #define dm_pci_io_to_phys(dev, addr) \
1479 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1480 
1481 #define dm_pci_virt_to_mem(dev, addr) \
1482 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1483 #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1484 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1485 #define dm_pci_virt_to_io(dev, addr) \
1486 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
1487 #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
1488 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
1489 
1490 /**
1491  * dm_pci_find_device() - find a device by vendor/device ID
1492  *
1493  * @vendor:	Vendor ID
1494  * @device:	Device ID
1495  * @index:	0 to find the first match, 1 for second, etc.
1496  * @devp:	Returns pointer to the device, if found
1497  * @return 0 if found, -ve on error
1498  */
1499 int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1500 		       struct udevice **devp);
1501 
1502 /**
1503  * dm_pci_find_class() - find a device by class
1504  *
1505  * @find_class: 3-byte (24-bit) class value to find
1506  * @index:	0 to find the first match, 1 for second, etc.
1507  * @devp:	Returns pointer to the device, if found
1508  * @return 0 if found, -ve on error
1509  */
1510 int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1511 
1512 /**
1513  * struct pci_emul_uc_priv - holds info about an emulator device
1514  *
1515  * There is always at most one emulator per client
1516  *
1517  * @client: Client device if any, else NULL
1518  */
1519 struct pci_emul_uc_priv {
1520 	struct udevice *client;
1521 };
1522 
1523 /**
1524  * struct dm_pci_emul_ops - PCI device emulator operations
1525  */
1526 struct dm_pci_emul_ops {
1527 	/**
1528 	 * read_config() - Read a PCI configuration value
1529 	 *
1530 	 * @dev:	Emulated device to read from
1531 	 * @offset:	Byte offset within the device's configuration space
1532 	 * @valuep:	Place to put the returned value
1533 	 * @size:	Access size
1534 	 * @return 0 if OK, -ve on error
1535 	 */
1536 	int (*read_config)(const struct udevice *dev, uint offset,
1537 			   ulong *valuep, enum pci_size_t size);
1538 	/**
1539 	 * write_config() - Write a PCI configuration value
1540 	 *
1541 	 * @dev:	Emulated device to write to
1542 	 * @offset:	Byte offset within the device's configuration space
1543 	 * @value:	Value to write
1544 	 * @size:	Access size
1545 	 * @return 0 if OK, -ve on error
1546 	 */
1547 	int (*write_config)(struct udevice *dev, uint offset, ulong value,
1548 			    enum pci_size_t size);
1549 	/**
1550 	 * read_io() - Read a PCI I/O value
1551 	 *
1552 	 * @dev:	Emulated device to read from
1553 	 * @addr:	I/O address to read
1554 	 * @valuep:	Place to put the returned value
1555 	 * @size:	Access size
1556 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1557 	 *		other -ve value on error
1558 	 */
1559 	int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1560 		       enum pci_size_t size);
1561 	/**
1562 	 * write_io() - Write a PCI I/O value
1563 	 *
1564 	 * @dev:	Emulated device to write from
1565 	 * @addr:	I/O address to write
1566 	 * @value:	Value to write
1567 	 * @size:	Access size
1568 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1569 	 *		other -ve value on error
1570 	 */
1571 	int (*write_io)(struct udevice *dev, unsigned int addr,
1572 			ulong value, enum pci_size_t size);
1573 	/**
1574 	 * map_physmem() - Map a device into sandbox memory
1575 	 *
1576 	 * @dev:	Emulated device to map
1577 	 * @addr:	Memory address, normally corresponding to a PCI BAR.
1578 	 *		The device should have been configured to have a BAR
1579 	 *		at this address.
1580 	 * @lenp:	On entry, the size of the area to map, On exit it is
1581 	 *		updated to the size actually mapped, which may be less
1582 	 *		if the device has less space
1583 	 * @ptrp:	Returns a pointer to the mapped address. The device's
1584 	 *		space can be accessed as @lenp bytes starting here
1585 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1586 	 *		other -ve value on error
1587 	 */
1588 	int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1589 			   unsigned long *lenp, void **ptrp);
1590 	/**
1591 	 * unmap_physmem() - undo a memory mapping
1592 	 *
1593 	 * This must be called after map_physmem() to undo the mapping.
1594 	 * Some devices can use this to check what has been written into
1595 	 * their mapped memory and perform an operations they require on it.
1596 	 * In this way, map/unmap can be used as a sort of handshake between
1597 	 * the emulated device and its users.
1598 	 *
1599 	 * @dev:	Emuated device to unmap
1600 	 * @vaddr:	Mapped memory address, as passed to map_physmem()
1601 	 * @len:	Size of area mapped, as returned by map_physmem()
1602 	 * @return 0 if OK, -ve on error
1603 	 */
1604 	int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1605 			     unsigned long len);
1606 };
1607 
1608 /* Get access to a PCI device emulator's operations */
1609 #define pci_get_emul_ops(dev)	((struct dm_pci_emul_ops *)(dev)->driver->ops)
1610 
1611 /**
1612  * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1613  *
1614  * Searches for a suitable emulator for the given PCI bus device
1615  *
1616  * @bus:	PCI bus to search
1617  * @find_devfn:	PCI device and function address (PCI_DEVFN())
1618  * @containerp:	Returns container device if found
1619  * @emulp:	Returns emulated device if found
1620  * @return 0 if found, -ENODEV if not found
1621  */
1622 int sandbox_pci_get_emul(const struct udevice *bus, pci_dev_t find_devfn,
1623 			 struct udevice **containerp, struct udevice **emulp);
1624 
1625 /**
1626  * sandbox_pci_get_client() - Find the client for an emulation device
1627  *
1628  * @emul:	Emulation device to check
1629  * @devp:	Returns the client device emulated by this device
1630  * @return 0 if OK, -ENOENT if the device has no client yet
1631  */
1632 int sandbox_pci_get_client(struct udevice *emul, struct udevice **devp);
1633 
1634 /**
1635  * board_pci_fixup_dev() - Board callback for PCI device fixups
1636  *
1637  * @bus:	PCI bus
1638  * @dev:	PCI device
1639  */
1640 extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev);
1641 
1642 /**
1643  * PCI_DEVICE - macro used to describe a specific pci device
1644  * @vend: the 16 bit PCI Vendor ID
1645  * @dev: the 16 bit PCI Device ID
1646  *
1647  * This macro is used to create a struct pci_device_id that matches a
1648  * specific device.  The subvendor and subdevice fields will be set to
1649  * PCI_ANY_ID.
1650  */
1651 #define PCI_DEVICE(vend, dev) \
1652 	.vendor = (vend), .device = (dev), \
1653 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1654 
1655 /**
1656  * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1657  * @vend: the 16 bit PCI Vendor ID
1658  * @dev: the 16 bit PCI Device ID
1659  * @subvend: the 16 bit PCI Subvendor ID
1660  * @subdev: the 16 bit PCI Subdevice ID
1661  *
1662  * This macro is used to create a struct pci_device_id that matches a
1663  * specific device with subsystem information.
1664  */
1665 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1666 	.vendor = (vend), .device = (dev), \
1667 	.subvendor = (subvend), .subdevice = (subdev)
1668 
1669 /**
1670  * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1671  * @dev_class: the class, subclass, prog-if triple for this device
1672  * @dev_class_mask: the class mask for this device
1673  *
1674  * This macro is used to create a struct pci_device_id that matches a
1675  * specific PCI class.  The vendor, device, subvendor, and subdevice
1676  * fields will be set to PCI_ANY_ID.
1677  */
1678 #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1679 	.class = (dev_class), .class_mask = (dev_class_mask), \
1680 	.vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1681 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1682 
1683 /**
1684  * PCI_VDEVICE - macro used to describe a specific pci device in short form
1685  * @vend: the vendor name
1686  * @dev: the 16 bit PCI Device ID
1687  *
1688  * This macro is used to create a struct pci_device_id that matches a
1689  * specific PCI device.  The subvendor, and subdevice fields will be set
1690  * to PCI_ANY_ID. The macro allows the next field to follow as the device
1691  * private data.
1692  */
1693 
1694 #define PCI_VDEVICE(vend, dev) \
1695 	.vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1696 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1697 
1698 /**
1699  * struct pci_driver_entry - Matches a driver to its pci_device_id list
1700  * @driver: Driver to use
1701  * @match: List of match records for this driver, terminated by {}
1702  */
1703 struct pci_driver_entry {
1704 	struct driver *driver;
1705 	const struct pci_device_id *match;
1706 };
1707 
1708 #define U_BOOT_PCI_DEVICE(__name, __match)				\
1709 	ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1710 		.driver = llsym(struct driver, __name, driver), \
1711 		.match = __match, \
1712 		}
1713 
1714 #endif /* __ASSEMBLY__ */
1715 #endif /* _PCI_H */
1716