| /linux/drivers/clk/samsung/ |
| A D | clk-exynos5420.c | 491 MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", 505 MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p, 517 MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p, 549 MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1), 559 MUX(0, "mout_aclk333_432_isp", mout_group4_p, 572 MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore", 605 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1), 608 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1), 710 MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1", 720 MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1", [all …]
|
| A D | clk-exynos4.c | 423 MUX(0, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1), 424 MUX(0, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1), 445 MUX(0, "mout_clkout_leftbus", clkout_left_p4210, 449 MUX(0, "mout_clkout_rightbus", clkout_right_p4210, 457 MUX(0, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1), 481 MUX(0, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4), 482 MUX(0, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4), 483 MUX(0, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4), 509 MUX(0, "mout_clkout_leftbus", clkout_left_p4x12, 528 MUX(CLK_ACLK400_MCUISP, "aclk400_mcuisp", [all …]
|
| A D | clk-s5pv210.c | 379 MUX(MOUT_EPLL, "mout_epll", mout_epll_p, CLK_SRC0, 8, 1), 380 MUX(MOUT_MPLL, "mout_mpll", mout_mpll_p, CLK_SRC0, 4, 1), 381 MUX(MOUT_APLL, "mout_apll", mout_apll_p, CLK_SRC0, 0, 1), 388 MUX(MOUT_VPLL, "mout_vpll", mout_vpll_p, CLK_SRC0, 12, 1), 395 MUX(MOUT_DAC, "mout_dac", mout_dac_p, CLK_SRC1, 8, 1), 397 MUX(MOUT_HDMI, "mout_hdmi", mout_hdmi_p, CLK_SRC1, 0, 1), 399 MUX(MOUT_G2D, "mout_g2d", mout_group1_p, CLK_SRC2, 8, 2), 400 MUX(MOUT_MFC, "mout_mfc", mout_group1_p, CLK_SRC2, 4, 2), 401 MUX(MOUT_G3D, "mout_g3d", mout_group1_p, CLK_SRC2, 0, 2), 416 MUX(MOUT_PWM, "mout_pwm", mout_group2_p, CLK_SRC5, 12, 4), [all …]
|
| A D | clk-exynos7.c | 93 MUX(0, "mout_topc_cc_pll", mout_topc_cc_pll_ctrl_p, 95 MUX(0, "mout_topc_mfc_pll", mout_topc_mfc_pll_ctrl_p, 106 MUX(0, "mout_topc_aud_pll", mout_topc_aud_pll_ctrl_p, 476 MUX(0, "mout_sclk_phy_fsys0_26m", mout_top1_group1, 479 MUX(0, "mout_sclk_usbdrd300", mout_top1_group1, 482 MUX(0, "mout_sclk_phy_fsys1", mout_top1_group1, 484 MUX(0, "mout_sclk_ufsunipro20", mout_top1_group1, 839 MUX(0, "mout_aclk_peris_66_user", 1046 MUX(0, "mout_phyclk_ufs20_rx1_symbol_user", 1048 MUX(0, "mout_phyclk_ufs20_rx0_symbol_user", [all …]
|
| A D | clk-exynos5260.c | 211 MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER, 215 MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER, 219 MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER, 228 MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER, 244 MUX(DISP_MOUT_HDMI_PHY_PIXEL, 248 MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER, 252 MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER, 432 MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER, 436 MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER, 444 MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER, [all …]
|
| A D | clk-exynos5250.c | 258 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1), 280 MUX(0, "mout_cpll", mout_cpll_p, SRC_TOP2, 8, 1), 281 MUX(0, "mout_epll", mout_epll_p, SRC_TOP2, 12, 1), 282 MUX(0, "mout_vpll", mout_vpll_p, SRC_TOP2, 16, 1), 298 MUX(0, "mout_cam0", mout_group1_p, SRC_GSCL, 16, 4), 310 MUX(0, "mout_mmc0", mout_group1_p, SRC_FSYS, 0, 4), 311 MUX(0, "mout_mmc1", mout_group1_p, SRC_FSYS, 4, 4), 312 MUX(0, "mout_mmc2", mout_group1_p, SRC_FSYS, 8, 4), 315 MUX(0, "mout_usb3", mout_usb3_p, SRC_FSYS, 28, 1), 317 MUX(0, "mout_jpeg", mout_group1_p, SRC_GEN, 0, 4), [all …]
|
| A D | clk-exynos5410.c | 87 MUX(0, "mout_apll", apll_p, SRC_CPU, 0, 1), 88 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1), 90 MUX(0, "mout_kpll", kpll_p, SRC_KFC, 0, 1), 91 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1), 93 MUX(0, "sclk_mpll", mpll_p, SRC_CPERI1, 8, 1), 96 MUX(0, "sclk_bpll", bpll_p, SRC_CDREX, 0, 1), 99 MUX(0, "sclk_epll", epll_p, SRC_TOP2, 12, 1), 101 MUX(0, "sclk_cpll", cpll_p, SRC_TOP2, 8, 1), 105 MUX(0, "mout_mmc0", group2_p, SRC_FSYS, 0, 4), 106 MUX(0, "mout_mmc1", group2_p, SRC_FSYS, 4, 4), [all …]
|
| A D | clk-exynos3250.c | 249 MUX(CLK_MOUT_GDL, "mout_gdl", mout_gdl_p, SRC_LEFTBUS, 0, 1), 254 MUX(CLK_MOUT_GDR, "mout_gdr", mout_gdr_p, SRC_RIGHTBUS, 0, 1), 257 MUX(CLK_MOUT_EBI, "mout_ebi", mout_ebi_p, SRC_TOP0, 28, 1), 264 MUX(CLK_MOUT_VPLL, "mout_vpll", mout_vpll_p, SRC_TOP0, 8, 1), 269 MUX(CLK_MOUT_UPLL, "mout_upll", mout_upll_p, SRC_TOP1, 28, 1), 273 MUX(CLK_MOUT_MPLL, "mout_mpll", mout_mpll_p, SRC_TOP1, 12, 1), 278 MUX(CLK_MOUT_CAM1, "mout_cam1", group_sclk_p, SRC_CAM, 20, 4), 282 MUX(CLK_MOUT_MFC, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1), 287 MUX(CLK_MOUT_G3D, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1), 302 MUX(CLK_MOUT_MMC2, "mout_mmc2", group_sclk_p, SRC_FSYS, 8, 4), [all …]
|
| A D | clk-exynos5433.c | 2135 MUX(CLK_MOUT_PHYCLK_UFS_RX1_SYMBOL_USER, 2139 MUX(CLK_MOUT_PHYCLK_UFS_RX0_SYMBOL_USER, 2143 MUX(CLK_MOUT_PHYCLK_UFS_TX1_SYMBOL_USER, 2147 MUX(CLK_MOUT_PHYCLK_UFS_TX0_SYMBOL_USER, 2151 MUX(CLK_MOUT_PHYCLK_LLI_MPHY_TO_UFS_USER, 2688 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C_DISP, 2691 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B_DISP, 2694 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A_DISP, 4741 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S4_USER, 4745 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2A_USER, [all …]
|
| A D | clk-exynos850.c | 222 MUX(CLK_MOUT_MMC_PLL, "mout_mmc_pll", mout_mmc_pll_p, 226 MUX(CLK_MOUT_CORE_BUS, "mout_core_bus", mout_core_bus_p, 228 MUX(CLK_MOUT_CORE_CCI, "mout_core_cci", mout_core_cci_p, 232 MUX(CLK_MOUT_CORE_SSS, "mout_core_sss", mout_core_sss_p, 236 MUX(CLK_MOUT_DPU, "mout_dpu", mout_dpu_p, 240 MUX(CLK_MOUT_HSI_BUS, "mout_hsi_bus", mout_hsi_bus_p, 248 MUX(CLK_MOUT_PERI_BUS, "mout_peri_bus", mout_peri_bus_p, 252 MUX(CLK_MOUT_PERI_IP, "mout_peri_ip", mout_peri_ip_p, 405 MUX(CLK_MOUT_HSI_RTC, "mout_hsi_rtc", mout_hsi_rtc_p, 528 MUX(CLK_MOUT_PERI_UART_USER, "mout_peri_uart_user", [all …]
|
| A D | clk-s3c64xx.c | 126 MUX(MOUT_APLL, "mout_apll", apll_p, CLK_SRC, 0, 1), 127 MUX(MOUT_MPLL, "mout_mpll", mpll_p, CLK_SRC, 1, 1), 128 MUX(MOUT_EPLL, "mout_epll", epll_p, CLK_SRC, 2, 1), 129 MUX(MOUT_MFC, "mout_mfc", mfc_p, CLK_SRC, 4, 1), 132 MUX(MOUT_UART, "mout_uart", uart_p, CLK_SRC, 13, 1), 133 MUX(MOUT_SPI0, "mout_spi0", spi_mmc_p, CLK_SRC, 14, 2), 134 MUX(MOUT_SPI1, "mout_spi1", spi_mmc_p, CLK_SRC, 16, 2), 135 MUX(MOUT_MMC0, "mout_mmc0", spi_mmc_p, CLK_SRC, 18, 2), 136 MUX(MOUT_MMC1, "mout_mmc1", spi_mmc_p, CLK_SRC, 20, 2), 137 MUX(MOUT_MMC2, "mout_mmc2", spi_mmc_p, CLK_SRC, 22, 2), [all …]
|
| A D | clk-s3c2412.c | 88 MUX(0, "erefclk", erefclk_p, CLKSRC, 14, 2), 89 MUX(0, "urefclk", urefclk_p, CLKSRC, 12, 2), 90 MUX(0, "mux_cam", camclk_p, CLKSRC, 11, 1), 91 MUX(0, "mux_usb", usbclk_p, CLKSRC, 10, 1), 92 MUX(0, "mux_i2s", i2sclk_p, CLKSRC, 9, 1), 93 MUX(0, "mux_uart", uartclk_p, CLKSRC, 8, 1), 94 MUX(USYSCLK, "usysclk", usysclk_p, CLKSRC, 5, 1), 95 MUX(MSYSCLK, "msysclk", msysclk_p, CLKSRC, 4, 1), 96 MUX(MDIVCLK, "mdivclk", mdivclk_p, CLKSRC, 3, 1), 97 MUX(ARMCLK, "armclk", armclk_p, CLKDIVN, 4, 1),
|
| A D | clk-s3c2443.c | 71 MUX(0, "epllref", epllref_p, CLKSRC, 7, 2), 72 MUX(ESYSCLK, "esysclk", esysclk_p, CLKSRC, 6, 1), 73 MUX(0, "mpllref", mpllref_p, CLKSRC, 3, 1), 74 MUX(MSYSCLK, "msysclk", msysclk_p, CLKSRC, 4, 1), 75 MUX(ARMCLK, "armclk", armclk_p, CLKDIV0, 13, 1), 76 MUX(0, "mux_i2s0", i2s0_p, CLKSRC, 14, 2), 207 MUX(MUX_HSMMC0, "mux_hsmmc0", s3c2416_hsmmc0_p, CLKSRC, 16, 1), 208 MUX(MUX_HSMMC1, "mux_hsmmc1", s3c2416_hsmmc1_p, CLKSRC, 17, 1), 209 MUX(MUX_HSSPI0, "mux_hsspi0", s3c2416_hsspi0_p, CLKSRC, 18, 1), 288 MUX(0, "mux_cam", s3c2450_cam_p, CLKSRC, 20, 1), [all …]
|
| /linux/drivers/clk/mediatek/ |
| A D | clk-mt8167.c | 523 MUX(CLK_TOP_UART0_SEL, "uart0_sel", uart0_parents, 533 MUX(CLK_TOP_MSDC0_SEL, "msdc0_sel", msdc0_parents, 539 MUX(CLK_TOP_UART1_SEL, "uart1_sel", uart1_parents, 541 MUX(CLK_TOP_MSDC1_SEL, "msdc1_sel", msdc1_parents, 571 MUX(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 583 MUX(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents, 585 MUX(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents, 591 MUX(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 609 MUX(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 611 MUX(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, [all …]
|
| A D | clk-mt8516.c | 363 MUX(CLK_TOP_UART0_SEL, "uart0_sel", uart0_parents, 367 MUX(CLK_TOP_MSDC0_SEL, "msdc0_sel", msdc0_parents, 369 MUX(CLK_TOP_UART1_SEL, "uart1_sel", uart1_parents, 371 MUX(CLK_TOP_MSDC1_SEL, "msdc1_sel", msdc1_parents, 391 MUX(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 393 MUX(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents, 395 MUX(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents, 401 MUX(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 419 MUX(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 421 MUX(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, [all …]
|
| A D | clk-mt6797.c | 326 MUX(CLK_TOP_MUX_ULPOSC_AXI_CK_MUX, "ulposc_axi_ck_mux", 328 MUX(CLK_TOP_MUX_AXI, "axi_sel", axi_parents, 332 MUX(CLK_TOP_MUX_MM, "mm_sel", mm_parents, 341 MUX(CLK_TOP_MUX_ULPOSC_SPI_CK_MUX, "ulposc_spi_ck_mux", 345 MUX(CLK_TOP_MUX_MSDC50_0_HCLK, "msdc50_0_hclk_sel", 357 MUX(CLK_TOP_MUX_PMICSPI, "pmicspi_sel", pmicspi_parents, 359 MUX(CLK_TOP_MUX_SCP, "scp_sel", scp_parents, 361 MUX(CLK_TOP_MUX_ATB, "atb_sel", atb_parents, 369 MUX(CLK_TOP_MUX_SSUSB_TOP_SYS, "ssusb_top_sys_sel", 371 MUX(CLK_TOP_MUX_SPM, "spm_sel", spm_parents, [all …]
|
| A D | clk-mt8173.c | 536 MUX(CLK_INFRA_CA53SEL, "infra_ca53_sel", ca53_parents, 0x0000, 0, 2), 537 MUX(CLK_INFRA_CA72SEL, "infra_ca72_sel", ca72_parents, 0x0000, 2, 2), 542 MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3), 543 MUX(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0040, 8, 1), 593 MUX(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x00d0, 24, 2), 609 MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents, 0x120, 4, 1), 610 MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents, 0x120, 5, 1), 611 MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents, 0x120, 6, 1), 612 MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents, 0x120, 7, 1), 613 MUX(CLK_TOP_I2S3_B_SEL, "i2s3_b_ck_sel", i2s3_b_ck_parents, 0x120, 8, 1), [all …]
|
| /linux/drivers/clk/tegra/ |
| A D | clk-tegra-periph.c | 132 #define MUX(_name, _parents, _offset, \ macro 665 MUX("nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, 0, tegra_clk_nor), 669 MUX("cilab", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, 0, tegra_clk_cilab), 670 MUX("cilcd", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, 0, tegra_clk_cilcd), 671 MUX("cile", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, 0, tegra_clk_cile), 672 MUX("dsialp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, 0, tegra_clk_dsialp), 673 MUX("dsiblp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, 0, tegra_clk_dsiblp), 675 MUX("actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, 0, tegra_clk_actmon), 685 MUX("cve", mux_pllp_plld_pllc_clkm, CLK_SOURCE_CVE, 49, 0, tegra_clk_cve), 686 MUX("tvo", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVO, 49, 0, tegra_clk_tvo), [all …]
|
| /linux/drivers/clk/pistachio/ |
| A D | clk-pistachio.c | 124 MUX(CLK_AUDIO_REF_MUX, "audio_refclk_mux", mux_xtal_audio_refclk, 126 MUX(CLK_MIPS_PLL_MUX, "mips_pll_mux", mux_xtal_mips, 0x200, 1), 127 MUX(CLK_AUDIO_PLL_MUX, "audio_pll_mux", mux_xtal_audio, 0x200, 2), 128 MUX(CLK_AUDIO_MUX, "audio_mux", mux_audio_debug, 0x200, 4), 129 MUX(CLK_RPU_V_PLL_MUX, "rpu_v_pll_mux", mux_xtal_rpu_v, 0x200, 5), 131 MUX(CLK_RPU_L_MUX, "rpu_l_mux", mux_rpu_l_mips, 0x200, 7), 132 MUX(CLK_WIFI_PLL_MUX, "wifi_pll_mux", mux_xtal_wifi, 0x200, 8), 136 MUX(CLK_SYS_PLL_MUX, "sys_pll_mux", mux_xtal_sys, 0x200, 13), 137 MUX(CLK_ENET_MUX, "enet_mux", mux_sys_enet, 0x200, 14), 139 MUX(CLK_SD_HOST_MUX, "sd_host_mux", mux_sys_bt, 0x200, 16), [all …]
|
| /linux/Documentation/i2c/ |
| A D | i2c-sysfs.rst | 10 I2C topology can be complex because of the existence of I2C MUX 32 2. General knowledge of I2C, I2C MUX and I2C topology. 126 `-- 7-0071 (4-channel I2C MUX at 0x71) 131 | `-- 73-0072 (8-channel I2C MUX at 0x72) 168 abstracts an I2C MUX channel under the parent bus. 192 8-channel MUX at address 0x72 behind the channel 1 of the 0x71 MUX. Let us 194 of the 0x72 MUX. 205 There, we see the 0x71 MUX as ``7-0071``. Go inside it:: 283 If not specified in DTS, when an I2C MUX driver is applied and the MUX device is 288 MUX channel 0, and all the way to ``i2c-19`` for the MUX channel 3. [all …]
|
| /linux/drivers/clk/rockchip/ |
| A D | clk-rk3568.c | 376 MUX(0, "sclk_uart1_mux", sclk_uart1_p, CLK_SET_RATE_PARENT, 380 MUX(0, "sclk_uart2_mux", sclk_uart2_p, CLK_SET_RATE_PARENT, 384 MUX(0, "sclk_uart3_mux", sclk_uart3_p, CLK_SET_RATE_PARENT, 388 MUX(0, "sclk_uart4_mux", sclk_uart4_p, CLK_SET_RATE_PARENT, 392 MUX(0, "sclk_uart5_mux", sclk_uart5_p, CLK_SET_RATE_PARENT, 396 MUX(0, "sclk_uart6_mux", sclk_uart6_p, CLK_SET_RATE_PARENT, 400 MUX(0, "sclk_uart7_mux", sclk_uart7_p, CLK_SET_RATE_PARENT, 404 MUX(0, "sclk_uart8_mux", sclk_uart8_p, CLK_SET_RATE_PARENT, 548 MUX(CLK_NPU, "clk_npu", clk_npu_p, CLK_SET_RATE_PARENT, 1458 MUX(CLK_PDPMU, "clk_pdpmu", clk_pdpmu_p, 0, [all …]
|
| A D | clk-rk3308.c | 199 MUX(0, "clk_uart0_mux", mux_uart0_p, CLK_SET_RATE_PARENT, 203 MUX(0, "clk_uart1_mux", mux_uart1_p, CLK_SET_RATE_PARENT, 207 MUX(0, "clk_uart2_mux", mux_uart2_p, CLK_SET_RATE_PARENT, 211 MUX(0, "clk_uart3_mux", mux_uart3_p, CLK_SET_RATE_PARENT, 215 MUX(0, "clk_uart4_mux", mux_uart4_p, CLK_SET_RATE_PARENT, 219 MUX(0, "dclk_vop_mux", mux_dclk_vop_p, CLK_SET_RATE_PARENT, 227 MUX(0, "clk_pdm_mux", mux_pdm_p, CLK_SET_RATE_PARENT, 263 MUX(0, "clk_i2s0_2ch_mux", mux_i2s0_2ch_p, CLK_SET_RATE_PARENT, 284 MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 533 MUX(SCLK_MAC, "clk_mac", mux_mac_p, CLK_SET_RATE_PARENT, [all …]
|
| A D | clk-rk3188.c | 252 MUX(0, "sclk_hsadc_out", mux_sclk_hsadc_p, 0, 330 MUX(0, "cif_src", mux_pll_src_cpll_gpll_p, 0, 335 MUX(SCLK_CIF0, "sclk_cif0", mux_sclk_cif0_p, 0, 408 MUX(0, "uart_src", mux_pll_src_gpll_cpll_p, 0, 547 MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT, 551 MUX(SCLK_I2S1, "sclk_i2s1", mux_sclk_i2s1_p, CLK_SET_RATE_PARENT, 555 MUX(SCLK_I2S2, "sclk_i2s2", mux_sclk_i2s2_p, CLK_SET_RATE_PARENT, 593 MUX(SCLK_CIF1, "sclk_cif1", mux_sclk_cif1_p, 0, 614 MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0, 672 MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, CLK_SET_RATE_PARENT, [all …]
|
| A D | clk-rk3228.c | 184 MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT, 188 MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT, 192 MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT, 200 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 204 MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 251 MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT, 253 MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 312 MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0, 406 MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0, 412 MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0, [all …]
|
| /linux/drivers/gpu/drm/amd/display/dc/dcn10/ |
| A D | dcn10_mpc.c | 234 REG_UPDATE(MUX[tree->opp_id], MPC_OUT_MUX, mpcc_id); in mpc1_insert_plane() 290 REG_UPDATE(MUX[tree->opp_id], MPC_OUT_MUX, tree->opp_list->mpcc_id); in mpc1_remove_mpcc() 294 REG_UPDATE(MUX[tree->opp_id], MPC_OUT_MUX, 0xf); in mpc1_remove_mpcc() 376 if (REG(MUX[opp_id])) in mpc1_mpc_init() 377 REG_UPDATE(MUX[opp_id], MPC_OUT_MUX, 0xf); in mpc1_mpc_init() 395 if (opp_id < MAX_OPP && REG(MUX[opp_id])) in mpc1_mpc_init_single_inst() 396 REG_UPDATE(MUX[opp_id], MPC_OUT_MUX, 0xf); in mpc1_mpc_init_single_inst() 413 REG_GET(MUX[tree->opp_id], MPC_OUT_MUX, &out_mux); in mpc1_init_mpcc_list_from_hw() 476 if (opp_id < MAX_OPP && REG(MUX[opp_id])) in mpc1_get_mpc_out_mux() 477 REG_GET(MUX[opp_id], MPC_OUT_MUX, &val); in mpc1_get_mpc_out_mux()
|