Home
last modified time | relevance | path

Searched refs:PFIT_CONTROL (Results 1 – 14 of 14) sorted by relevance

/linux/drivers/gpu/drm/gma500/
A Doaktrail_lvds.c132 REG_WRITE(PFIT_CONTROL, 0); in oaktrail_lvds_mode_set()
138 REG_WRITE(PFIT_CONTROL, PFIT_ENABLE); in oaktrail_lvds_mode_set()
142 REG_WRITE(PFIT_CONTROL, PFIT_ENABLE | in oaktrail_lvds_mode_set()
145 REG_WRITE(PFIT_CONTROL, PFIT_ENABLE | in oaktrail_lvds_mode_set()
148 REG_WRITE(PFIT_CONTROL, PFIT_ENABLE); in oaktrail_lvds_mode_set()
150 REG_WRITE(PFIT_CONTROL, PFIT_ENABLE); in oaktrail_lvds_mode_set()
A Dpsb_intel_lvds.c267 lvds_priv->savePFIT_CONTROL = REG_READ(PFIT_CONTROL); in psb_intel_lvds_save()
308 REG_WRITE(PFIT_CONTROL, lvds_priv->savePFIT_CONTROL); in psb_intel_lvds_restore()
484 REG_WRITE(PFIT_CONTROL, pfit_control); in psb_intel_lvds_mode_set()
A Dpsb_intel_display.c82 pfit_control = REG_READ(PFIT_CONTROL); in psb_intel_panel_fitter_pipe()
208 REG_WRITE(PFIT_CONTROL, 0); in psb_intel_crtc_mode_set()
A Doaktrail_device.c236 regs->psb.savePFIT_CONTROL = PSB_RVDC32(PFIT_CONTROL); in oaktrail_save_display_registers()
360 PSB_WVDC32(regs->psb.savePFIT_CONTROL, PFIT_CONTROL); in oaktrail_restore_display_registers()
A Dcdv_device.c290 regs->cdv.savePFIT_CONTROL = REG_READ(PFIT_CONTROL); in cdv_save_display_registers()
358 REG_WRITE(PFIT_CONTROL, regs->cdv.savePFIT_CONTROL); in cdv_restore_display_registers()
A Doaktrail_crtc.c348 pfit_control = REG_READ(PFIT_CONTROL); in oaktrail_panel_fitter_pipe()
419 REG_WRITE(PFIT_CONTROL, 0); in oaktrail_crtc_mode_set()
A Dcdv_intel_display.c562 pfit_control = REG_READ(PFIT_CONTROL); in cdv_intel_panel_fitter_pipe()
756 REG_WRITE(PFIT_CONTROL, 0); in cdv_intel_crtc_mode_set()
A Dcdv_intel_lvds.c291 REG_WRITE(PFIT_CONTROL, pfit_control); in cdv_intel_lvds_mode_set()
A Dpsb_intel_reg.h205 #define PFIT_CONTROL 0x61230 macro
A Dcdv_intel_dp.c1104 REG_WRITE(PFIT_CONTROL, pfit_control); in cdv_intel_dp_mode_set()
/linux/drivers/gpu/drm/i915/display/
A Dintel_lvds.c149 tmp = intel_de_read(dev_priv, PFIT_CONTROL); in intel_lvds_get_config()
A Dintel_overlay.c936 u32 pfit_control = intel_de_read(dev_priv, PFIT_CONTROL); in update_pfit_vscale_ratio()
A Dintel_display.c2833 intel_de_read(dev_priv, PFIT_CONTROL) & PFIT_ENABLE); in i9xx_pfit_enable()
2838 intel_de_write(dev_priv, PFIT_CONTROL, crtc_state->gmch_pfit.control); in i9xx_pfit_enable()
3188 intel_de_read(dev_priv, PFIT_CONTROL)); in i9xx_pfit_disable()
3189 intel_de_write(dev_priv, PFIT_CONTROL, 0); in i9xx_pfit_disable()
4069 tmp = intel_de_read(dev_priv, PFIT_CONTROL); in i9xx_get_pfit_config()
/linux/drivers/gpu/drm/i915/
A Di915_reg.h5265 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230) macro

Completed in 115 milliseconds