Home
last modified time | relevance | path

Searched refs:ctrl_ddrch (Results 1 – 3 of 3) sorted by relevance

/u-boot/arch/arm/mach-omap2/omap5/
A Dhwinit.c61 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0); in io_settings_lpddr2()
62 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1); in io_settings_lpddr2()
63 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0); in io_settings_lpddr2()
64 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1); in io_settings_lpddr2()
80 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0); in io_settings_ddr3()
81 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1); in io_settings_ddr3()
84 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0); in io_settings_ddr3()
85 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1); in io_settings_ddr3()
A Dhw_data.c662 .ctrl_ddrch = DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
670 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
681 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
692 .ctrl_ddrch = 0x40404040,
704 .ctrl_ddrch = 0x40404040,
716 .ctrl_ddrch = 0x40404040,
/u-boot/arch/arm/include/asm/arch-omap5/
A Domap.h245 u32 ctrl_ddrch; member

Completed in 12 milliseconds