Home
last modified time | relevance | path

Searched refs:nx_gpio_set_bit (Results 1 – 2 of 2) sorted by relevance

/u-boot/arch/arm/mach-nexell/
A Dnx_gpio.c30 void nx_gpio_set_bit(u32 *value, u32 bit, int enable) in nx_gpio_set_bit() function
256 nx_gpio_set_bit(&__g_module_variables[module_index] in nx_gpio_set_pull_select()
259 nx_gpio_set_bit in nx_gpio_set_pull_select()
284 nx_gpio_set_bit(&__g_module_variables[module_index] in nx_gpio_set_pull_mode()
287 nx_gpio_set_bit(&__g_module_variables[module_index] in nx_gpio_set_pull_mode()
291 nx_gpio_set_bit in nx_gpio_set_pull_mode()
294 nx_gpio_set_bit in nx_gpio_set_pull_mode()
298 nx_gpio_set_bit in nx_gpio_set_pull_mode()
301 nx_gpio_set_bit in nx_gpio_set_pull_mode()
313 nx_gpio_set_bit(&pregister->gpiox_slew, bit_number, in nx_gpio_set_fast_slew()
[all …]
/u-boot/drivers/pinctrl/nexell/
A Dpinctrl-s5pxx18.c22 static void nx_gpio_set_bit(u32 *value, u32 bit, int enable) in nx_gpio_set_bit() function
61 nx_gpio_set_bit(base + GPIOX_DRV1, pin, (int)(((u32)drv >> 0) & 0x1)); in nx_gpio_set_drive_strength()
62 nx_gpio_set_bit(base + GPIOX_DRV0, pin, (int)(((u32)drv >> 1) & 0x1)); in nx_gpio_set_drive_strength()
68 nx_gpio_set_bit(base + GPIOX_PULLENB, pin, false); in nx_gpio_set_pull_mode()
69 nx_gpio_set_bit(base + GPIOX_PULLSEL, pin, false); in nx_gpio_set_pull_mode()
71 nx_gpio_set_bit(base + GPIOX_PULLSEL, in nx_gpio_set_pull_mode()
73 nx_gpio_set_bit(base + GPIOX_PULLENB, pin, true); in nx_gpio_set_pull_mode()

Completed in 8 milliseconds