1 /*
2 * Copyright (c) 2017, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33 #include <rdma/ib_verbs.h>
34 #include <linux/mlx5/fs.h>
35 #include "en.h"
36 #include "en/params.h"
37 #include "ipoib.h"
38
39 #define IB_DEFAULT_Q_KEY 0xb1b
40 #define MLX5I_PARAMS_DEFAULT_LOG_RQ_SIZE 9
41
42 static int mlx5i_open(struct net_device *netdev);
43 static int mlx5i_close(struct net_device *netdev);
44 static int mlx5i_change_mtu(struct net_device *netdev, int new_mtu);
45
46 static const struct net_device_ops mlx5i_netdev_ops = {
47 .ndo_open = mlx5i_open,
48 .ndo_stop = mlx5i_close,
49 .ndo_get_stats64 = mlx5i_get_stats,
50 .ndo_init = mlx5i_dev_init,
51 .ndo_uninit = mlx5i_dev_cleanup,
52 .ndo_change_mtu = mlx5i_change_mtu,
53 .ndo_eth_ioctl = mlx5i_ioctl,
54 };
55
56 /* IPoIB mlx5 netdev profile */
mlx5i_build_nic_params(struct mlx5_core_dev * mdev,struct mlx5e_params * params)57 static void mlx5i_build_nic_params(struct mlx5_core_dev *mdev,
58 struct mlx5e_params *params)
59 {
60 /* Override RQ params as IPoIB supports only LINKED LIST RQ for now */
61 MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, false);
62 mlx5e_set_rq_type(mdev, params);
63 mlx5e_init_rq_type_params(mdev, params);
64
65 /* RQ size in ipoib by default is 512 */
66 params->log_rq_mtu_frames = is_kdump_kernel() ?
67 MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE :
68 MLX5I_PARAMS_DEFAULT_LOG_RQ_SIZE;
69
70 params->packet_merge.type = MLX5E_PACKET_MERGE_NONE;
71 params->hard_mtu = MLX5_IB_GRH_BYTES + MLX5_IPOIB_HARD_LEN;
72 params->tunneled_offload_en = false;
73 }
74
75 /* Called directly after IPoIB netdevice was created to initialize SW structs */
mlx5i_init(struct mlx5_core_dev * mdev,struct net_device * netdev)76 int mlx5i_init(struct mlx5_core_dev *mdev, struct net_device *netdev)
77 {
78 struct mlx5e_priv *priv = mlx5i_epriv(netdev);
79
80 netif_carrier_off(netdev);
81 mlx5e_set_netdev_mtu_boundaries(priv);
82 netdev->mtu = netdev->max_mtu;
83
84 mlx5e_build_nic_params(priv, NULL, netdev->mtu);
85 mlx5i_build_nic_params(mdev, &priv->channels.params);
86
87 mlx5e_timestamp_init(priv);
88
89 /* netdev init */
90 netdev->hw_features |= NETIF_F_SG;
91 netdev->hw_features |= NETIF_F_IP_CSUM;
92 netdev->hw_features |= NETIF_F_IPV6_CSUM;
93 netdev->hw_features |= NETIF_F_GRO;
94 netdev->hw_features |= NETIF_F_TSO;
95 netdev->hw_features |= NETIF_F_TSO6;
96 netdev->hw_features |= NETIF_F_RXCSUM;
97 netdev->hw_features |= NETIF_F_RXHASH;
98
99 netdev->netdev_ops = &mlx5i_netdev_ops;
100 netdev->ethtool_ops = &mlx5i_ethtool_ops;
101
102 return 0;
103 }
104
105 /* Called directly before IPoIB netdevice is destroyed to cleanup SW structs */
mlx5i_cleanup(struct mlx5e_priv * priv)106 void mlx5i_cleanup(struct mlx5e_priv *priv)
107 {
108 mlx5e_priv_cleanup(priv);
109 }
110
mlx5i_grp_sw_update_stats(struct mlx5e_priv * priv)111 static void mlx5i_grp_sw_update_stats(struct mlx5e_priv *priv)
112 {
113 struct mlx5e_sw_stats s = { 0 };
114 int i, j;
115
116 for (i = 0; i < priv->stats_nch; i++) {
117 struct mlx5e_channel_stats *channel_stats;
118 struct mlx5e_rq_stats *rq_stats;
119
120 channel_stats = &priv->channel_stats[i];
121 rq_stats = &channel_stats->rq;
122
123 s.rx_packets += rq_stats->packets;
124 s.rx_bytes += rq_stats->bytes;
125
126 for (j = 0; j < priv->max_opened_tc; j++) {
127 struct mlx5e_sq_stats *sq_stats = &channel_stats->sq[j];
128
129 s.tx_packets += sq_stats->packets;
130 s.tx_bytes += sq_stats->bytes;
131 s.tx_queue_dropped += sq_stats->dropped;
132 }
133 }
134
135 memcpy(&priv->stats.sw, &s, sizeof(s));
136 }
137
mlx5i_get_stats(struct net_device * dev,struct rtnl_link_stats64 * stats)138 void mlx5i_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats)
139 {
140 struct mlx5e_priv *priv = mlx5i_epriv(dev);
141 struct mlx5e_sw_stats *sstats = &priv->stats.sw;
142
143 mlx5i_grp_sw_update_stats(priv);
144
145 stats->rx_packets = sstats->rx_packets;
146 stats->rx_bytes = sstats->rx_bytes;
147 stats->tx_packets = sstats->tx_packets;
148 stats->tx_bytes = sstats->tx_bytes;
149 stats->tx_dropped = sstats->tx_queue_dropped;
150 }
151
mlx5i_init_underlay_qp(struct mlx5e_priv * priv)152 int mlx5i_init_underlay_qp(struct mlx5e_priv *priv)
153 {
154 struct mlx5_core_dev *mdev = priv->mdev;
155 struct mlx5i_priv *ipriv = priv->ppriv;
156 int ret;
157
158 {
159 u32 in[MLX5_ST_SZ_DW(rst2init_qp_in)] = {};
160 u32 *qpc;
161
162 qpc = MLX5_ADDR_OF(rst2init_qp_in, in, qpc);
163
164 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
165 MLX5_SET(qpc, qpc, primary_address_path.pkey_index,
166 ipriv->pkey_index);
167 MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
168 MLX5_SET(qpc, qpc, q_key, IB_DEFAULT_Q_KEY);
169
170 MLX5_SET(rst2init_qp_in, in, opcode, MLX5_CMD_OP_RST2INIT_QP);
171 MLX5_SET(rst2init_qp_in, in, qpn, ipriv->qpn);
172 ret = mlx5_cmd_exec_in(mdev, rst2init_qp, in);
173 if (ret)
174 goto err_qp_modify_to_err;
175 }
176 {
177 u32 in[MLX5_ST_SZ_DW(init2rtr_qp_in)] = {};
178
179 MLX5_SET(init2rtr_qp_in, in, opcode, MLX5_CMD_OP_INIT2RTR_QP);
180 MLX5_SET(init2rtr_qp_in, in, qpn, ipriv->qpn);
181 ret = mlx5_cmd_exec_in(mdev, init2rtr_qp, in);
182 if (ret)
183 goto err_qp_modify_to_err;
184 }
185 {
186 u32 in[MLX5_ST_SZ_DW(rtr2rts_qp_in)] = {};
187
188 MLX5_SET(rtr2rts_qp_in, in, opcode, MLX5_CMD_OP_RTR2RTS_QP);
189 MLX5_SET(rtr2rts_qp_in, in, qpn, ipriv->qpn);
190 ret = mlx5_cmd_exec_in(mdev, rtr2rts_qp, in);
191 if (ret)
192 goto err_qp_modify_to_err;
193 }
194 return 0;
195
196 err_qp_modify_to_err:
197 {
198 u32 in[MLX5_ST_SZ_DW(qp_2err_in)] = {};
199
200 MLX5_SET(qp_2err_in, in, opcode, MLX5_CMD_OP_2ERR_QP);
201 MLX5_SET(qp_2err_in, in, qpn, ipriv->qpn);
202 mlx5_cmd_exec_in(mdev, qp_2err, in);
203 }
204 return ret;
205 }
206
mlx5i_uninit_underlay_qp(struct mlx5e_priv * priv)207 void mlx5i_uninit_underlay_qp(struct mlx5e_priv *priv)
208 {
209 struct mlx5i_priv *ipriv = priv->ppriv;
210 struct mlx5_core_dev *mdev = priv->mdev;
211 u32 in[MLX5_ST_SZ_DW(qp_2rst_in)] = {};
212
213 MLX5_SET(qp_2rst_in, in, opcode, MLX5_CMD_OP_2RST_QP);
214 MLX5_SET(qp_2rst_in, in, qpn, ipriv->qpn);
215 mlx5_cmd_exec_in(mdev, qp_2rst, in);
216 }
217
218 #define MLX5_QP_ENHANCED_ULP_STATELESS_MODE 2
219
mlx5i_create_underlay_qp(struct mlx5e_priv * priv)220 int mlx5i_create_underlay_qp(struct mlx5e_priv *priv)
221 {
222 const unsigned char *dev_addr = priv->netdev->dev_addr;
223 u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
224 u32 in[MLX5_ST_SZ_DW(create_qp_in)] = {};
225 struct mlx5i_priv *ipriv = priv->ppriv;
226 void *addr_path;
227 int qpn = 0;
228 int ret = 0;
229 void *qpc;
230
231 if (MLX5_CAP_GEN(priv->mdev, mkey_by_name)) {
232 qpn = (dev_addr[1] << 16) + (dev_addr[2] << 8) + dev_addr[3];
233 MLX5_SET(create_qp_in, in, input_qpn, qpn);
234 }
235
236 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
237 MLX5_SET(qpc, qpc, ts_format, mlx5_get_qp_default_ts(priv->mdev));
238 MLX5_SET(qpc, qpc, st, MLX5_QP_ST_UD);
239 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
240 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode,
241 MLX5_QP_ENHANCED_ULP_STATELESS_MODE);
242
243 addr_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
244 MLX5_SET(ads, addr_path, vhca_port_num, 1);
245 MLX5_SET(ads, addr_path, grh, 1);
246
247 MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
248 ret = mlx5_cmd_exec_inout(priv->mdev, create_qp, in, out);
249 if (ret)
250 return ret;
251
252 ipriv->qpn = MLX5_GET(create_qp_out, out, qpn);
253
254 return 0;
255 }
256
mlx5i_destroy_underlay_qp(struct mlx5_core_dev * mdev,u32 qpn)257 void mlx5i_destroy_underlay_qp(struct mlx5_core_dev *mdev, u32 qpn)
258 {
259 u32 in[MLX5_ST_SZ_DW(destroy_qp_in)] = {};
260
261 MLX5_SET(destroy_qp_in, in, opcode, MLX5_CMD_OP_DESTROY_QP);
262 MLX5_SET(destroy_qp_in, in, qpn, qpn);
263 mlx5_cmd_exec_in(mdev, destroy_qp, in);
264 }
265
mlx5i_update_nic_rx(struct mlx5e_priv * priv)266 int mlx5i_update_nic_rx(struct mlx5e_priv *priv)
267 {
268 return mlx5e_refresh_tirs(priv, true, true);
269 }
270
mlx5i_create_tis(struct mlx5_core_dev * mdev,u32 underlay_qpn,u32 * tisn)271 int mlx5i_create_tis(struct mlx5_core_dev *mdev, u32 underlay_qpn, u32 *tisn)
272 {
273 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
274 void *tisc;
275
276 tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
277
278 MLX5_SET(tisc, tisc, underlay_qpn, underlay_qpn);
279
280 return mlx5e_create_tis(mdev, in, tisn);
281 }
282
mlx5i_init_tx(struct mlx5e_priv * priv)283 static int mlx5i_init_tx(struct mlx5e_priv *priv)
284 {
285 struct mlx5i_priv *ipriv = priv->ppriv;
286 int err;
287
288 err = mlx5i_create_underlay_qp(priv);
289 if (err) {
290 mlx5_core_warn(priv->mdev, "create underlay QP failed, %d\n", err);
291 return err;
292 }
293
294 err = mlx5i_create_tis(priv->mdev, ipriv->qpn, &priv->tisn[0][0]);
295 if (err) {
296 mlx5_core_warn(priv->mdev, "create tis failed, %d\n", err);
297 goto err_destroy_underlay_qp;
298 }
299
300 return 0;
301
302 err_destroy_underlay_qp:
303 mlx5i_destroy_underlay_qp(priv->mdev, ipriv->qpn);
304 return err;
305 }
306
mlx5i_cleanup_tx(struct mlx5e_priv * priv)307 static void mlx5i_cleanup_tx(struct mlx5e_priv *priv)
308 {
309 struct mlx5i_priv *ipriv = priv->ppriv;
310
311 mlx5e_destroy_tis(priv->mdev, priv->tisn[0][0]);
312 mlx5i_destroy_underlay_qp(priv->mdev, ipriv->qpn);
313 }
314
mlx5i_create_flow_steering(struct mlx5e_priv * priv)315 static int mlx5i_create_flow_steering(struct mlx5e_priv *priv)
316 {
317 int err;
318
319 priv->fs.ns = mlx5_get_flow_namespace(priv->mdev,
320 MLX5_FLOW_NAMESPACE_KERNEL);
321
322 if (!priv->fs.ns)
323 return -EINVAL;
324
325 err = mlx5e_arfs_create_tables(priv);
326 if (err) {
327 netdev_err(priv->netdev, "Failed to create arfs tables, err=%d\n",
328 err);
329 priv->netdev->hw_features &= ~NETIF_F_NTUPLE;
330 }
331
332 err = mlx5e_create_ttc_table(priv);
333 if (err) {
334 netdev_err(priv->netdev, "Failed to create ttc table, err=%d\n",
335 err);
336 goto err_destroy_arfs_tables;
337 }
338
339 mlx5e_ethtool_init_steering(priv);
340
341 return 0;
342
343 err_destroy_arfs_tables:
344 mlx5e_arfs_destroy_tables(priv);
345
346 return err;
347 }
348
mlx5i_destroy_flow_steering(struct mlx5e_priv * priv)349 static void mlx5i_destroy_flow_steering(struct mlx5e_priv *priv)
350 {
351 mlx5e_destroy_ttc_table(priv);
352 mlx5e_arfs_destroy_tables(priv);
353 mlx5e_ethtool_cleanup_steering(priv);
354 }
355
mlx5i_init_rx(struct mlx5e_priv * priv)356 static int mlx5i_init_rx(struct mlx5e_priv *priv)
357 {
358 struct mlx5_core_dev *mdev = priv->mdev;
359 int err;
360
361 priv->rx_res = mlx5e_rx_res_alloc();
362 if (!priv->rx_res)
363 return -ENOMEM;
364
365 mlx5e_create_q_counters(priv);
366
367 err = mlx5e_open_drop_rq(priv, &priv->drop_rq);
368 if (err) {
369 mlx5_core_err(mdev, "open drop rq failed, %d\n", err);
370 goto err_destroy_q_counters;
371 }
372
373 err = mlx5e_rx_res_init(priv->rx_res, priv->mdev, 0,
374 priv->max_nch, priv->drop_rq.rqn,
375 &priv->channels.params.packet_merge,
376 priv->channels.params.num_channels);
377 if (err)
378 goto err_close_drop_rq;
379
380 err = mlx5i_create_flow_steering(priv);
381 if (err)
382 goto err_destroy_rx_res;
383
384 return 0;
385
386 err_destroy_rx_res:
387 mlx5e_rx_res_destroy(priv->rx_res);
388 err_close_drop_rq:
389 mlx5e_close_drop_rq(&priv->drop_rq);
390 err_destroy_q_counters:
391 mlx5e_destroy_q_counters(priv);
392 mlx5e_rx_res_free(priv->rx_res);
393 priv->rx_res = NULL;
394 return err;
395 }
396
mlx5i_cleanup_rx(struct mlx5e_priv * priv)397 static void mlx5i_cleanup_rx(struct mlx5e_priv *priv)
398 {
399 mlx5i_destroy_flow_steering(priv);
400 mlx5e_rx_res_destroy(priv->rx_res);
401 mlx5e_close_drop_rq(&priv->drop_rq);
402 mlx5e_destroy_q_counters(priv);
403 mlx5e_rx_res_free(priv->rx_res);
404 priv->rx_res = NULL;
405 }
406
407 /* The stats groups order is opposite to the update_stats() order calls */
408 static mlx5e_stats_grp_t mlx5i_stats_grps[] = {
409 &MLX5E_STATS_GRP(sw),
410 &MLX5E_STATS_GRP(qcnt),
411 &MLX5E_STATS_GRP(vnic_env),
412 &MLX5E_STATS_GRP(vport),
413 &MLX5E_STATS_GRP(802_3),
414 &MLX5E_STATS_GRP(2863),
415 &MLX5E_STATS_GRP(2819),
416 &MLX5E_STATS_GRP(phy),
417 &MLX5E_STATS_GRP(pcie),
418 &MLX5E_STATS_GRP(per_prio),
419 &MLX5E_STATS_GRP(pme),
420 &MLX5E_STATS_GRP(channels),
421 &MLX5E_STATS_GRP(per_port_buff_congest),
422 };
423
mlx5i_stats_grps_num(struct mlx5e_priv * priv)424 static unsigned int mlx5i_stats_grps_num(struct mlx5e_priv *priv)
425 {
426 return ARRAY_SIZE(mlx5i_stats_grps);
427 }
428
429 static const struct mlx5e_profile mlx5i_nic_profile = {
430 .init = mlx5i_init,
431 .cleanup = mlx5i_cleanup,
432 .init_tx = mlx5i_init_tx,
433 .cleanup_tx = mlx5i_cleanup_tx,
434 .init_rx = mlx5i_init_rx,
435 .cleanup_rx = mlx5i_cleanup_rx,
436 .enable = NULL, /* mlx5i_enable */
437 .disable = NULL, /* mlx5i_disable */
438 .update_rx = mlx5i_update_nic_rx,
439 .update_stats = NULL, /* mlx5i_update_stats */
440 .update_carrier = NULL, /* no HW update in IB link */
441 .rx_handlers = &mlx5i_rx_handlers,
442 .max_tc = MLX5I_MAX_NUM_TC,
443 .rq_groups = MLX5E_NUM_RQ_GROUPS(REGULAR),
444 .stats_grps = mlx5i_stats_grps,
445 .stats_grps_num = mlx5i_stats_grps_num,
446 .rx_ptp_support = false,
447 };
448
449 /* mlx5i netdev NDos */
450
mlx5i_change_mtu(struct net_device * netdev,int new_mtu)451 static int mlx5i_change_mtu(struct net_device *netdev, int new_mtu)
452 {
453 struct mlx5e_priv *priv = mlx5i_epriv(netdev);
454 struct mlx5e_params new_params;
455 int err = 0;
456
457 mutex_lock(&priv->state_lock);
458
459 new_params = priv->channels.params;
460 new_params.sw_mtu = new_mtu;
461
462 err = mlx5e_safe_switch_params(priv, &new_params, NULL, NULL, true);
463 if (err)
464 goto out;
465
466 netdev->mtu = new_params.sw_mtu;
467
468 out:
469 mutex_unlock(&priv->state_lock);
470 return err;
471 }
472
mlx5i_dev_init(struct net_device * dev)473 int mlx5i_dev_init(struct net_device *dev)
474 {
475 struct mlx5e_priv *priv = mlx5i_epriv(dev);
476 struct mlx5i_priv *ipriv = priv->ppriv;
477 u8 addr_mod[3];
478
479 /* Set dev address using underlay QP */
480 addr_mod[0] = (ipriv->qpn >> 16) & 0xff;
481 addr_mod[1] = (ipriv->qpn >> 8) & 0xff;
482 addr_mod[2] = (ipriv->qpn) & 0xff;
483 dev_addr_mod(dev, 1, addr_mod, sizeof(addr_mod));
484
485 /* Add QPN to net-device mapping to HT */
486 mlx5i_pkey_add_qpn(dev, ipriv->qpn);
487
488 return 0;
489 }
490
mlx5i_ioctl(struct net_device * dev,struct ifreq * ifr,int cmd)491 int mlx5i_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
492 {
493 struct mlx5e_priv *priv = mlx5i_epriv(dev);
494
495 switch (cmd) {
496 case SIOCSHWTSTAMP:
497 return mlx5e_hwstamp_set(priv, ifr);
498 case SIOCGHWTSTAMP:
499 return mlx5e_hwstamp_get(priv, ifr);
500 default:
501 return -EOPNOTSUPP;
502 }
503 }
504
mlx5i_dev_cleanup(struct net_device * dev)505 void mlx5i_dev_cleanup(struct net_device *dev)
506 {
507 struct mlx5e_priv *priv = mlx5i_epriv(dev);
508 struct mlx5i_priv *ipriv = priv->ppriv;
509
510 mlx5i_uninit_underlay_qp(priv);
511
512 /* Delete QPN to net-device mapping from HT */
513 mlx5i_pkey_del_qpn(dev, ipriv->qpn);
514 }
515
mlx5i_open(struct net_device * netdev)516 static int mlx5i_open(struct net_device *netdev)
517 {
518 struct mlx5e_priv *epriv = mlx5i_epriv(netdev);
519 struct mlx5i_priv *ipriv = epriv->ppriv;
520 struct mlx5_core_dev *mdev = epriv->mdev;
521 int err;
522
523 mutex_lock(&epriv->state_lock);
524
525 set_bit(MLX5E_STATE_OPENED, &epriv->state);
526
527 err = mlx5i_init_underlay_qp(epriv);
528 if (err) {
529 mlx5_core_warn(mdev, "prepare underlay qp state failed, %d\n", err);
530 goto err_clear_state_opened_flag;
531 }
532
533 err = mlx5_fs_add_rx_underlay_qpn(mdev, ipriv->qpn);
534 if (err) {
535 mlx5_core_warn(mdev, "attach underlay qp to ft failed, %d\n", err);
536 goto err_reset_qp;
537 }
538
539 err = mlx5e_open_channels(epriv, &epriv->channels);
540 if (err)
541 goto err_remove_fs_underlay_qp;
542
543 epriv->profile->update_rx(epriv);
544 mlx5e_activate_priv_channels(epriv);
545
546 mutex_unlock(&epriv->state_lock);
547 return 0;
548
549 err_remove_fs_underlay_qp:
550 mlx5_fs_remove_rx_underlay_qpn(mdev, ipriv->qpn);
551 err_reset_qp:
552 mlx5i_uninit_underlay_qp(epriv);
553 err_clear_state_opened_flag:
554 clear_bit(MLX5E_STATE_OPENED, &epriv->state);
555 mutex_unlock(&epriv->state_lock);
556 return err;
557 }
558
mlx5i_close(struct net_device * netdev)559 static int mlx5i_close(struct net_device *netdev)
560 {
561 struct mlx5e_priv *epriv = mlx5i_epriv(netdev);
562 struct mlx5i_priv *ipriv = epriv->ppriv;
563 struct mlx5_core_dev *mdev = epriv->mdev;
564
565 /* May already be CLOSED in case a previous configuration operation
566 * (e.g RX/TX queue size change) that involves close&open failed.
567 */
568 mutex_lock(&epriv->state_lock);
569
570 if (!test_bit(MLX5E_STATE_OPENED, &epriv->state))
571 goto unlock;
572
573 clear_bit(MLX5E_STATE_OPENED, &epriv->state);
574
575 netif_carrier_off(epriv->netdev);
576 mlx5_fs_remove_rx_underlay_qpn(mdev, ipriv->qpn);
577 mlx5e_deactivate_priv_channels(epriv);
578 mlx5e_close_channels(&epriv->channels);
579 mlx5i_uninit_underlay_qp(epriv);
580 unlock:
581 mutex_unlock(&epriv->state_lock);
582 return 0;
583 }
584
585 /* IPoIB RDMA netdev callbacks */
mlx5i_attach_mcast(struct net_device * netdev,struct ib_device * hca,union ib_gid * gid,u16 lid,int set_qkey,u32 qkey)586 static int mlx5i_attach_mcast(struct net_device *netdev, struct ib_device *hca,
587 union ib_gid *gid, u16 lid, int set_qkey,
588 u32 qkey)
589 {
590 struct mlx5e_priv *epriv = mlx5i_epriv(netdev);
591 struct mlx5_core_dev *mdev = epriv->mdev;
592 struct mlx5i_priv *ipriv = epriv->ppriv;
593 int err;
594
595 mlx5_core_dbg(mdev, "attaching QPN 0x%x, MGID %pI6\n", ipriv->qpn,
596 gid->raw);
597 err = mlx5_core_attach_mcg(mdev, gid, ipriv->qpn);
598 if (err)
599 mlx5_core_warn(mdev, "failed attaching QPN 0x%x, MGID %pI6\n",
600 ipriv->qpn, gid->raw);
601
602 if (set_qkey) {
603 mlx5_core_dbg(mdev, "%s setting qkey 0x%x\n",
604 netdev->name, qkey);
605 ipriv->qkey = qkey;
606 }
607
608 return err;
609 }
610
mlx5i_detach_mcast(struct net_device * netdev,struct ib_device * hca,union ib_gid * gid,u16 lid)611 static int mlx5i_detach_mcast(struct net_device *netdev, struct ib_device *hca,
612 union ib_gid *gid, u16 lid)
613 {
614 struct mlx5e_priv *epriv = mlx5i_epriv(netdev);
615 struct mlx5_core_dev *mdev = epriv->mdev;
616 struct mlx5i_priv *ipriv = epriv->ppriv;
617 int err;
618
619 mlx5_core_dbg(mdev, "detaching QPN 0x%x, MGID %pI6\n", ipriv->qpn,
620 gid->raw);
621
622 err = mlx5_core_detach_mcg(mdev, gid, ipriv->qpn);
623 if (err)
624 mlx5_core_dbg(mdev, "failed detaching QPN 0x%x, MGID %pI6\n",
625 ipriv->qpn, gid->raw);
626
627 return err;
628 }
629
mlx5i_xmit(struct net_device * dev,struct sk_buff * skb,struct ib_ah * address,u32 dqpn)630 static int mlx5i_xmit(struct net_device *dev, struct sk_buff *skb,
631 struct ib_ah *address, u32 dqpn)
632 {
633 struct mlx5e_priv *epriv = mlx5i_epriv(dev);
634 struct mlx5e_txqsq *sq = epriv->txq2sq[skb_get_queue_mapping(skb)];
635 struct mlx5_ib_ah *mah = to_mah(address);
636 struct mlx5i_priv *ipriv = epriv->ppriv;
637
638 mlx5i_sq_xmit(sq, skb, &mah->av, dqpn, ipriv->qkey, netdev_xmit_more());
639
640 return NETDEV_TX_OK;
641 }
642
mlx5i_set_pkey_index(struct net_device * netdev,int id)643 static void mlx5i_set_pkey_index(struct net_device *netdev, int id)
644 {
645 struct mlx5i_priv *ipriv = netdev_priv(netdev);
646
647 ipriv->pkey_index = (u16)id;
648 }
649
mlx5i_check_required_hca_cap(struct mlx5_core_dev * mdev)650 static int mlx5i_check_required_hca_cap(struct mlx5_core_dev *mdev)
651 {
652 if (MLX5_CAP_GEN(mdev, port_type) != MLX5_CAP_PORT_TYPE_IB)
653 return -EOPNOTSUPP;
654
655 if (!MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads)) {
656 mlx5_core_warn(mdev, "IPoIB enhanced offloads are not supported\n");
657 return -EOPNOTSUPP;
658 }
659
660 return 0;
661 }
662
mlx5_rdma_netdev_free(struct net_device * netdev)663 static void mlx5_rdma_netdev_free(struct net_device *netdev)
664 {
665 struct mlx5e_priv *priv = mlx5i_epriv(netdev);
666 struct mlx5_core_dev *mdev = priv->mdev;
667 struct mlx5i_priv *ipriv = priv->ppriv;
668 const struct mlx5e_profile *profile = priv->profile;
669
670 mlx5e_detach_netdev(priv);
671 profile->cleanup(priv);
672
673 if (!ipriv->sub_interface) {
674 mlx5i_pkey_qpn_ht_cleanup(netdev);
675 mlx5e_destroy_mdev_resources(mdev);
676 }
677 }
678
mlx5_is_sub_interface(struct mlx5_core_dev * mdev)679 static bool mlx5_is_sub_interface(struct mlx5_core_dev *mdev)
680 {
681 return mdev->mlx5e_res.hw_objs.pdn != 0;
682 }
683
mlx5_get_profile(struct mlx5_core_dev * mdev)684 static const struct mlx5e_profile *mlx5_get_profile(struct mlx5_core_dev *mdev)
685 {
686 if (mlx5_is_sub_interface(mdev))
687 return mlx5i_pkey_get_profile();
688 return &mlx5i_nic_profile;
689 }
690
mlx5_rdma_setup_rn(struct ib_device * ibdev,u32 port_num,struct net_device * netdev,void * param)691 static int mlx5_rdma_setup_rn(struct ib_device *ibdev, u32 port_num,
692 struct net_device *netdev, void *param)
693 {
694 struct mlx5_core_dev *mdev = (struct mlx5_core_dev *)param;
695 const struct mlx5e_profile *prof = mlx5_get_profile(mdev);
696 struct mlx5i_priv *ipriv;
697 struct mlx5e_priv *epriv;
698 struct rdma_netdev *rn;
699 int err;
700
701 ipriv = netdev_priv(netdev);
702 epriv = mlx5i_epriv(netdev);
703
704 ipriv->sub_interface = mlx5_is_sub_interface(mdev);
705 if (!ipriv->sub_interface) {
706 err = mlx5i_pkey_qpn_ht_init(netdev);
707 if (err) {
708 mlx5_core_warn(mdev, "allocate qpn_to_netdev ht failed\n");
709 return err;
710 }
711
712 /* This should only be called once per mdev */
713 err = mlx5e_create_mdev_resources(mdev);
714 if (err)
715 goto destroy_ht;
716 }
717
718 err = mlx5e_priv_init(epriv, prof, netdev, mdev);
719 if (err)
720 goto destroy_mdev_resources;
721
722 epriv->profile = prof;
723 epriv->ppriv = ipriv;
724
725 prof->init(mdev, netdev);
726
727 err = mlx5e_attach_netdev(epriv);
728 if (err)
729 goto detach;
730 netif_carrier_off(netdev);
731
732 /* set rdma_netdev func pointers */
733 rn = &ipriv->rn;
734 rn->hca = ibdev;
735 rn->send = mlx5i_xmit;
736 rn->attach_mcast = mlx5i_attach_mcast;
737 rn->detach_mcast = mlx5i_detach_mcast;
738 rn->set_id = mlx5i_set_pkey_index;
739
740 netdev->priv_destructor = mlx5_rdma_netdev_free;
741 netdev->needs_free_netdev = 1;
742
743 return 0;
744
745 detach:
746 prof->cleanup(epriv);
747 if (ipriv->sub_interface)
748 return err;
749 destroy_mdev_resources:
750 mlx5e_destroy_mdev_resources(mdev);
751 destroy_ht:
752 mlx5i_pkey_qpn_ht_cleanup(netdev);
753 return err;
754 }
755
mlx5_rdma_rn_get_params(struct mlx5_core_dev * mdev,struct ib_device * device,struct rdma_netdev_alloc_params * params)756 int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
757 struct ib_device *device,
758 struct rdma_netdev_alloc_params *params)
759 {
760 int nch;
761 int rc;
762
763 rc = mlx5i_check_required_hca_cap(mdev);
764 if (rc)
765 return rc;
766
767 nch = mlx5e_get_max_num_channels(mdev);
768
769 *params = (struct rdma_netdev_alloc_params){
770 .sizeof_priv = sizeof(struct mlx5i_priv) +
771 sizeof(struct mlx5e_priv),
772 .txqs = nch * MLX5E_MAX_NUM_TC,
773 .rxqs = nch,
774 .param = mdev,
775 .initialize_rdma_netdev = mlx5_rdma_setup_rn,
776 };
777
778 return 0;
779 }
780 EXPORT_SYMBOL(mlx5_rdma_rn_get_params);
781